123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117 |
- /*==================================================================================================
- * Project : RTD AUTOSAR 4.4
- * Platform : CORTEXM
- * Peripheral :
- * Dependencies : none
- *
- * Autosar Version : 4.4.0
- * Autosar Revision : ASR_REL_4_4_REV_0000
- * Autosar Conf.Variant :
- * SW Version : 1.0.0
- * Build Version : S32K1_RTD_1_0_0_HF01_D2109_ASR_REL_4_4_REV_0000_20210907
- *
- * (c) Copyright 2020-2021 NXP Semiconductors
- * All Rights Reserved.
- *
- * NXP Confidential. This software is owned or controlled by NXP and may only be
- * used strictly in accordance with the applicable license terms. By expressly
- * accepting such terms or by downloading, installing, activating and/or otherwise
- * using the software, you are agreeing that you have read, and that you agree to
- * comply with and are bound by, such license terms. If you do not agree to be
- * bound by the applicable license terms, then you may not retain, install,
- * activate or otherwise use the software.
- ==================================================================================================*/
- #ifndef SYSTEM_IP_DEVICE_REGISTERS_H_
- #define SYSTEM_IP_DEVICE_REGISTERS_H_
- /**
- * @file
- *
- * @addtogroup System_Ip
- * @{
- */
- /*==================================================================================================
- * INCLUDE FILES
- ==================================================================================================*/
- #include "StandardTypes.h"
- /*==================================================================================================
- * SOURCE FILE VERSION INFORMATION
- ==================================================================================================*/
- #define PLATFORM_SYSTEM_IP_DEVICEREGISTERS_VENDOR_ID 43
- #define PLATFORM_SYSTEM_IP_DEVICEREGISTERS_AR_RELEASE_MAJOR_VERSION 4
- #define PLATFORM_SYSTEM_IP_DEVICEREGISTERS_AR_RELEASE_MINOR_VERSION 4
- #define PLATFORM_SYSTEM_IP_DEVICEREGISTERS_AR_RELEASE_REVISION_VERSION 0
- #define PLATFORM_SYSTEM_IP_DEVICEREGISTERS_SW_MAJOR_VERSION 1
- #define PLATFORM_SYSTEM_IP_DEVICEREGISTERS_SW_MINOR_VERSION 0
- #define PLATFORM_SYSTEM_IP_DEVICEREGISTERS_SW_PATCH_VERSION 0
- #if defined(S32K116)
- #include "S32K116.h"
- #elif defined(S32K118)
- #include "S32K118.h"
- #elif defined(S32K142)
- #include "S32K142.h"
- #define FPU_INPUT_DENORMAL_IRQ_SUPPORTED
- #define FPU_INEXACT_IRQ_SUPPORTED
- #define FPU_UNDERFLOW_IRQ_SUPPORTED
- #define FPU_OVERFLOW_IRQ_SUPPORTED
- #define FPU_DIVIDE_BY_ZERO_IRQ_SUPPORTED
- #define FPU_INVALID_OPERATION_IRQ_SUPPORTED
- #define MCM_CPCR_CM7_AHBSPRI_MASK MCM_CPCR_CBRR_MASK
- #elif defined(S32K142W)
- #include "S32K142W.h"
- #define FPU_INPUT_DENORMAL_IRQ_SUPPORTED
- #define FPU_INEXACT_IRQ_SUPPORTED
- #define FPU_UNDERFLOW_IRQ_SUPPORTED
- #define FPU_OVERFLOW_IRQ_SUPPORTED
- #define FPU_DIVIDE_BY_ZERO_IRQ_SUPPORTED
- #define FPU_INVALID_OPERATION_IRQ_SUPPORTED
- #define MCM_CPCR_CM7_AHBSPRI_MASK MCM_CPCR_CBRR_MASK
- #elif defined(S32K144)
- #include "S32K144.h"
- #define FPU_INPUT_DENORMAL_IRQ_SUPPORTED
- #define FPU_INEXACT_IRQ_SUPPORTED
- #define FPU_UNDERFLOW_IRQ_SUPPORTED
- #define FPU_OVERFLOW_IRQ_SUPPORTED
- #define FPU_DIVIDE_BY_ZERO_IRQ_SUPPORTED
- #define FPU_INVALID_OPERATION_IRQ_SUPPORTED
- #define MCM_CPCR_CM7_AHBSPRI_MASK MCM_CPCR_CBRR_MASK
- #elif defined(S32K144W)
- #include "S32K144W.h"
- #define FPU_INPUT_DENORMAL_IRQ_SUPPORTED
- #define FPU_INEXACT_IRQ_SUPPORTED
- #define FPU_UNDERFLOW_IRQ_SUPPORTED
- #define FPU_OVERFLOW_IRQ_SUPPORTED
- #define FPU_DIVIDE_BY_ZERO_IRQ_SUPPORTED
- #define FPU_INVALID_OPERATION_IRQ_SUPPORTED
- #define MCM_CPCR_CM7_AHBSPRI_MASK MCM_CPCR_CBRR_MASK
- #elif defined(S32K146)
- #include "S32K146.h"
- #define FPU_INPUT_DENORMAL_IRQ_SUPPORTED
- #define FPU_INEXACT_IRQ_SUPPORTED
- #define FPU_UNDERFLOW_IRQ_SUPPORTED
- #define FPU_OVERFLOW_IRQ_SUPPORTED
- #define FPU_DIVIDE_BY_ZERO_IRQ_SUPPORTED
- #define FPU_INVALID_OPERATION_IRQ_SUPPORTED
- #define MCM_CPCR_CM7_AHBSPRI_MASK MCM_CPCR_CBRR_MASK
- #elif defined(S32K148)
- #include "S32K148.h"
- #define FPU_INPUT_DENORMAL_IRQ_SUPPORTED
- #define FPU_INEXACT_IRQ_SUPPORTED
- #define FPU_UNDERFLOW_IRQ_SUPPORTED
- #define FPU_OVERFLOW_IRQ_SUPPORTED
- #define FPU_DIVIDE_BY_ZERO_IRQ_SUPPORTED
- #define FPU_INVALID_OPERATION_IRQ_SUPPORTED
- #define MCM_CPCR_CM7_AHBSPRI_MASK MCM_CPCR_CBRR_MASK
- #else
- #error "Unknown platform!"
- #endif
- #endif /* SYSTEM_IP_DEVICE_REGISTERS_H_ */
- /** @} */
|