12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829 |
-
- #include "Clock_Ip_Private.h"
- #if (defined(CLOCK_IP_ENABLE_USER_MODE_SUPPORT))
- #if (STD_ON == CLOCK_IP_ENABLE_USER_MODE_SUPPORT)
- #define USER_MODE_REG_PROT_ENABLED (STD_ON)
- #include "RegLockMacros.h"
- #endif
- #endif
- #define CLOCK_IP_DATA_VENDOR_ID_C 43
- #define CLOCK_IP_DATA_AR_RELEASE_MAJOR_VERSION_C 4
- #define CLOCK_IP_DATA_AR_RELEASE_MINOR_VERSION_C 4
- #define CLOCK_IP_DATA_AR_RELEASE_REVISION_VERSION_C 0
- #define CLOCK_IP_DATA_SW_MAJOR_VERSION_C 1
- #define CLOCK_IP_DATA_SW_MINOR_VERSION_C 0
- #define CLOCK_IP_DATA_SW_PATCH_VERSION_C 0
- #if (CLOCK_IP_DATA_VENDOR_ID_C != CLOCK_IP_PRIVATE_VENDOR_ID)
- #error "Clock_Ip_Data.c and Clock_Ip_Private.h have different vendor ids"
- #endif
- #if ((CLOCK_IP_DATA_AR_RELEASE_MAJOR_VERSION_C != CLOCK_IP_PRIVATE_AR_RELEASE_MAJOR_VERSION) || \
- (CLOCK_IP_DATA_AR_RELEASE_MINOR_VERSION_C != CLOCK_IP_PRIVATE_AR_RELEASE_MINOR_VERSION) || \
- (CLOCK_IP_DATA_AR_RELEASE_REVISION_VERSION_C != CLOCK_IP_PRIVATE_AR_RELEASE_REVISION_VERSION) \
- )
- #error "AutoSar Version Numbers of Clock_Ip_Data.c and Clock_Ip_Private.h are different"
- #endif
- #if ((CLOCK_IP_DATA_SW_MAJOR_VERSION_C != CLOCK_IP_PRIVATE_SW_MAJOR_VERSION) || \
- (CLOCK_IP_DATA_SW_MINOR_VERSION_C != CLOCK_IP_PRIVATE_SW_MINOR_VERSION) || \
- (CLOCK_IP_DATA_SW_PATCH_VERSION_C != CLOCK_IP_PRIVATE_SW_PATCH_VERSION) \
- )
- #error "Software Version Numbers of Clock_Ip_Data.c and Clock_Ip_Private.h are different"
- #endif
- #if (defined(CLOCK_IP_ENABLE_USER_MODE_SUPPORT))
- #if (STD_ON == CLOCK_IP_ENABLE_USER_MODE_SUPPORT)
- #ifndef DISABLE_MCAL_INTERMODULE_ASR_CHECK
-
- #if ((CLOCK_IP_DATA_AR_RELEASE_MAJOR_VERSION_C != REGLOCKMACROS_AR_RELEASE_MAJOR_VERSION) || \
- (CLOCK_IP_DATA_AR_RELEASE_MINOR_VERSION_C != REGLOCKMACROS_AR_RELEASE_MINOR_VERSION))
- #error "AutoSar Version Numbers of Clock_Ip_Data.c and RegLockMacros.h are different"
- #endif
- #endif
- #endif
- #endif
- #if (defined (CLOCK_IP_S32K118) || defined(CLOCK_IP_S32K116))
- #define NO_CALLBACK 0U
- #define CLKOUT_SEL_DIV_ENABLE 1U
- #define SIRCOSC 1U
- #define SYS_OSC 1U
- #define CMU 1U
- #define MUX_MUL_DIV_GATE 2U
- #define SIRCOSC_VLP 2U
- #define MUX_GATE 3U
- #define ASYNC_DIV1 3U
- #define SIRCOSC_STOP 3U
- #define ASYNC_DIV2 4U
- #define SCS_RUN 4U
- #define LPO32K_ENABLE 4U
- #define FIRCOSC 4U
- #define DIVCORE_RUN 5U
- #define SCS_VLPR 5U
- #define LPO1K_ENABLE 5U
- #define FIRCOSC_VLP 5U
- #define DIVCORE_VLPR 6U
- #define RTC_SEL 6U
- #define GATE 6U
- #define FIRCOSC_STOP 6U
- #define DIVBUS_RUN 7U
- #define LPO_SEL 7U
- #define DIVBUS_VLPR 8U
- #define CLKOUT_MUX 8U
- #define PLAT_GATE 8U
- #define DIVSLOW_RUN 9U
- #define FTM_MUX 9U
- #define DIVSLOW_VLPR 10U
- #elif (defined (CLOCK_IP_S32K142W) || defined(CLOCK_IP_S32K144W))
- #define NO_CALLBACK 0U
- #define CLKOUT_SEL_DIV_ENABLE 1U
- #define SIRCOSC 1U
- #define SYS_OSC 1U
- #define SYS_PLL 1U
- #define MUX_MUL_DIV_GATE 2U
- #define SIRCOSC_VLP 2U
- #define TRACE_SEL_FRAC_ENABLE 3U
- #define SIRCOSC_STOP 3U
- #define MUX_GATE 4U
- #define ASYNC_DIV1 4U
- #define FIRCOSC 4U
- #define ASYNC_DIV2 5U
- #define SCS_RUN 5U
- #define LPO32K_ENABLE 5U
- #define FIRCOSC_VLP 5U
- #define DIVCORE_RUN 6U
- #define SCS_VLPR 6U
- #define LPO1K_ENABLE 6U
- #define FIRCOSC_STOP 6U
- #define DIVCORE_VLPR 7U
- #define RTC_SEL 7U
- #define GATE 7U
- #define DIVBUS_RUN 8U
- #define LPO_SEL 8U
- #define DIVBUS_VLPR 9U
- #define CLKOUT_MUX 9U
- #define PLAT_GATE 9U
- #define DIVSLOW_RUN 10U
- #define FTM_MUX 10U
- #define DIVSLOW_VLPR 11U
- #elif (defined (CLOCK_IP_S32K142) || defined(CLOCK_IP_S32K144) || defined(CLOCK_IP_S32K146) || defined(CLOCK_IP_S32K148))
- #define NO_CALLBACK 0U
- #define CLKOUT_SEL_DIV_ENABLE 1U
- #define SIRCOSC 1U
- #define SYS_OSC 1U
- #define SYS_PLL 1U
- #define MUX_MUL_DIV_GATE 2U
- #define SIRCOSC_VLP 2U
- #define TRACE_SEL_FRAC_ENABLE 3U
- #define SIRCOSC_STOP 3U
- #define MUX_GATE 4U
- #define ASYNC_DIV1 4U
- #define FIRCOSC 4U
- #define ASYNC_DIV2 5U
- #define SCS_RUN 5U
- #define LPO32K_ENABLE 5U
- #define FIRCOSC_VLP 5U
- #define DIVCORE_RUN 6U
- #define SCS_VLPR 6U
- #define LPO1K_ENABLE 6U
- #define FIRCOSC_STOP 6U
- #define DIVCORE_VLPR 7U
- #define SCS_HSRUN 7U
- #define GATE 7U
- #define DIVCORE_HSRUN 8U
- #define RTC_SEL 8U
- #define DIVBUS_RUN 9U
- #define LPO_SEL 9U
- #define PLAT_GATE 9U
- #define DIVBUS_VLPR 10U
- #define CLKOUT_MUX 10U
- #define DIVBUS_HSRUN 11U
- #define FTM_MUX 11U
- #define DIVSLOW_RUN 12U
- #define DIVSLOW_VLPR 13U
- #define DIVSLOW_HSRUN 14U
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FIRC_MON1_CLK)
- #define CMU_FC_0_INSTANCE 0U
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FIRC_MON2_CLK)
- #define CMU_FC_1_INSTANCE 1U
- #endif
- #define DIV_0_INDEX 0U
- #define DIV_1_INDEX 1U
- #define DIV_2_INDEX 2U
- #define DIV_3_INDEX 3U
- #define DIV_4_INDEX 4U
- #define DIV_5_INDEX 5U
- #define DIV_6_INDEX 6U
- #define DIV_7_INDEX 7U
-
- #define PCC_32_INDEX 32U
- #define PCC_33_INDEX 33U
- #define PCC_36_INDEX 36U
- #if defined(FEATURE_CLOCK_IP_HAS_FLEXCAN1_CLK)
- #define PCC_37_INDEX 37U
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM3_CLK)
- #define PCC_38_INDEX 38U
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_ADC1_CLK)
- #define PCC_39_INDEX 39U
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FLEXCAN2_CLK)
- #define PCC_43_INDEX 43U
- #endif
- #define PCC_44_INDEX 44U
- #if defined(FEATURE_CLOCK_IP_HAS_LPSPI1_CLK)
- #define PCC_45_INDEX 45U
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_LPSPI2_CLK)
- #define PCC_46_INDEX 46U
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_PDB1_CLK)
- #define PCC_49_INDEX 49U
- #endif
- #define PCC_50_INDEX 50U
- #define PCC_54_INDEX 54U
- #define PCC_55_INDEX 55U
- #define PCC_56_INDEX 56U
- #define PCC_57_INDEX 57U
- #if defined(FEATURE_CLOCK_IP_HAS_FTM2_CLK)
- #define PCC_58_INDEX 58U
- #endif
- #define PCC_59_INDEX 59U
- #define PCC_61_INDEX 61U
- #if defined(FEATURE_CLOCK_IP_HAS_CMU0_CLK)
- #define PCC_62_INDEX 62U
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_CMU1_CLK)
- #define PCC_63_INDEX 63U
- #endif
- #define PCC_64_INDEX 64U
- #define PCC_73_INDEX 73U
- #define PCC_74_INDEX 74U
- #define PCC_75_INDEX 75U
- #define PCC_76_INDEX 76U
- #define PCC_77_INDEX 77U
- #if defined(FEATURE_CLOCK_IP_HAS_SAI0_CLK)
- #define PCC_84_INDEX 84U
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_SAI1_CLK)
- #define PCC_85_INDEX 85U
- #endif
- #define PCC_90_INDEX 90U
- #if defined(FEATURE_CLOCK_IP_HAS_EWM0_CLK)
- #define PCC_97_INDEX 97U
- #endif
- #define PCC_102_INDEX 102U
- #if defined(FEATURE_CLOCK_IP_HAS_LPI2C1_CLK)
- #define PCC_103_INDEX 103U
- #endif
- #define PCC_106_INDEX 106U
- #define PCC_107_INDEX 107U
- #if defined(FEATURE_CLOCK_IP_HAS_LPUART2_CLK)
- #define PCC_108_INDEX 108U
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM4_CLK)
- #define PCC_110_INDEX 110U
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM5_CLK)
- #define PCC_111_INDEX 111U
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM6_CLK)
- #define PCC_112_INDEX 112U
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM7_CLK)
- #define PCC_113_INDEX 113U
- #endif
- #define PCC_115_INDEX 115U
- #if defined(FEATURE_CLOCK_IP_HAS_QSPI_CLK)
- #define PCC_118_INDEX 118U
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_ENET_CLK)
- #define PCC_121_INDEX 121U
- #endif
- #define SIM_PLATCGC_0_INDEX 0U
- #define SIM_PLATCGC_1_INDEX 1U
- #define SIM_PLATCGC_2_INDEX 2U
- #define SIM_PLATCGC_3_INDEX 3U
- #define SIM_PLATCGC_4_INDEX 4U
- #if (defined (CLOCK_IP_S32K118) || defined(CLOCK_IP_S32K116))
- #define SIM_PLATCGC_5_INDEX 5U
- #endif
- #define MCU_START_SEC_CONST_8
- #include "Mcu_MemMap.h"
- #if (defined (CLOCK_IP_S32K118) || defined(CLOCK_IP_S32K116))
- const uint8 dividerCallbackIndex[ALL_CALLBACKS_COUNT] = {
- NO_CALLBACK,
- SIM_CLKOUT_DIV,
- PCC_PCD_FRAC,
- SCG_ASYNC_DIV1,
- SCG_ASYNC_DIV2,
- SCG_DIVCORE_RUN,
- SCG_DIVCORE_VLPR,
- SCG_DIVBUS_RUN,
- SCG_DIVBUS_VLPR,
- SCG_DIVSLOW_RUN,
- SCG_DIVSLOW_VLPR,
- };
- const uint8 dividertriggerCallbackIndex[ALL_CALLBACKS_COUNT] = {
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- };
- const uint8 xoscCallbackIndex[ALL_CALLBACKS_COUNT] = {
- NO_CALLBACK,
- SOSC_ENABLE,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- };
- const uint8 ircoscCallbackIndex[ALL_CALLBACKS_COUNT] = {
- NO_CALLBACK,
- SIRC_ENABLE,
- SIRC_VLP_ENABLE,
- SIRC_STOP_ENABLE,
- FIRC_ENABLE,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- };
- const uint8 gateCallbackIndex[ALL_CALLBACKS_COUNT] = {
- NO_CALLBACK,
- SIM_CLKOUT_ENABLE,
- PCC_CGC_ENABLE,
- PCC_CGC_ENABLE,
- SIM_LPO32K_ENABLE,
- SIM_LPO1K_ENABLE,
- PCC_CGC_ENABLE,
- NO_CALLBACK,
- SIM_PLATCGC_CGC,
- NO_CALLBACK,
- NO_CALLBACK,
- };
- const uint8 fractional_dividerCallbackIndex[ALL_CALLBACKS_COUNT] = {
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- };
- const uint8 pllCallbackIndex[ALL_CALLBACKS_COUNT] = {
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- };
- const uint8 selectorCallbackIndex[ALL_CALLBACKS_COUNT] = {
- NO_CALLBACK,
- SIM_CLKOUT_SEL,
- PCC_PCS_SELECT,
- PCC_PCS_SELECT,
- SCG_SCS_RUN_SEL,
- SCG_SCS_VLPR_SEL,
- SIM_RTC_SEL,
- SIM_LPO_SEL,
- SCG_CLKOUT_SEL,
- SIM_FTMOPT_SEL,
- NO_CALLBACK,
- };
- const uint8 pcfsCallbackIndex[ALL_CALLBACKS_COUNT] = {
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- };
- const uint8 cmuCallbackIndex[ALL_CALLBACKS_COUNT] = {
- NO_CALLBACK,
- CMU_FC_FCE_REF_CNT_LFREF_HFREF,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- };
- #elif (defined (CLOCK_IP_S32K142W) || defined(CLOCK_IP_S32K144W))
- const uint8 dividerCallbackIndex[ALL_CALLBACKS_COUNT] = {
- NO_CALLBACK,
- SIM_CLKOUT_DIV,
- PCC_PCD_FRAC,
- SIM_TRACE_DIV_MUL,
- SCG_ASYNC_DIV1,
- SCG_ASYNC_DIV2,
- SCG_DIVCORE_RUN,
- SCG_DIVCORE_VLPR,
- SCG_DIVBUS_RUN,
- SCG_DIVBUS_VLPR,
- SCG_DIVSLOW_RUN,
- SCG_DIVSLOW_VLPR,
- };
- const uint8 dividertriggerCallbackIndex[ALL_CALLBACKS_COUNT] = {
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- };
- const uint8 xoscCallbackIndex[ALL_CALLBACKS_COUNT] = {
- NO_CALLBACK,
- SOSC_ENABLE,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- };
- const uint8 ircoscCallbackIndex[ALL_CALLBACKS_COUNT] = {
- NO_CALLBACK,
- SIRC_ENABLE,
- SIRC_VLP_ENABLE,
- SIRC_STOP_ENABLE,
- FIRC_ENABLE,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- };
- const uint8 gateCallbackIndex[ALL_CALLBACKS_COUNT] = {
- NO_CALLBACK,
- SIM_CLKOUT_ENABLE,
- PCC_CGC_ENABLE,
- SIM_TRACE_ENABLE,
- PCC_CGC_ENABLE,
- SIM_LPO32K_ENABLE,
- SIM_LPO1K_ENABLE,
- PCC_CGC_ENABLE,
- NO_CALLBACK,
- SIM_PLATCGC_CGC,
- NO_CALLBACK,
- NO_CALLBACK,
- };
- const uint8 fractional_dividerCallbackIndex[ALL_CALLBACKS_COUNT] = {
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- };
- const uint8 pllCallbackIndex[ALL_CALLBACKS_COUNT] = {
- NO_CALLBACK,
- SPLL_ENABLE,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- };
- const uint8 selectorCallbackIndex[ALL_CALLBACKS_COUNT] = {
- NO_CALLBACK,
- SIM_CLKOUT_SEL,
- PCC_PCS_SELECT,
- SIM_TRACE_SEL,
- PCC_PCS_SELECT,
- SCG_SCS_RUN_SEL,
- SCG_SCS_VLPR_SEL,
- SIM_RTC_SEL,
- SIM_LPO_SEL,
- SCG_CLKOUT_SEL,
- SIM_FTMOPT_SEL,
- NO_CALLBACK,
- };
- const uint8 pcfsCallbackIndex[ALL_CALLBACKS_COUNT] = {
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- };
- const uint8 cmuCallbackIndex[ALL_CALLBACKS_COUNT] = {
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- };
- #elif (defined (CLOCK_IP_S32K142) || defined(CLOCK_IP_S32K144) || defined(CLOCK_IP_S32K146) || defined(CLOCK_IP_S32K148))
- const uint8 dividerCallbackIndex[ALL_CALLBACKS_COUNT] = {
- NO_CALLBACK,
- SIM_CLKOUT_DIV,
- PCC_PCD_FRAC,
- SIM_TRACE_DIV_MUL,
- SCG_ASYNC_DIV1,
- SCG_ASYNC_DIV2,
- SCG_DIVCORE_RUN,
- SCG_DIVCORE_VLPR,
- SCG_DIVCORE_HSRUN,
- SCG_DIVBUS_RUN,
- SCG_DIVBUS_VLPR,
- SCG_DIVBUS_HSRUN,
- SCG_DIVSLOW_RUN,
- SCG_DIVSLOW_VLPR,
- SCG_DIVSLOW_HSRUN,
- };
- const uint8 dividertriggerCallbackIndex[ALL_CALLBACKS_COUNT] = {
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- };
- const uint8 xoscCallbackIndex[ALL_CALLBACKS_COUNT] = {
- NO_CALLBACK,
- SOSC_ENABLE,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- };
- const uint8 ircoscCallbackIndex[ALL_CALLBACKS_COUNT] = {
- NO_CALLBACK,
- SIRC_ENABLE,
- SIRC_VLP_ENABLE,
- SIRC_STOP_ENABLE,
- FIRC_ENABLE,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- };
- const uint8 gateCallbackIndex[ALL_CALLBACKS_COUNT] = {
- NO_CALLBACK,
- SIM_CLKOUT_ENABLE,
- PCC_CGC_ENABLE,
- SIM_TRACE_ENABLE,
- PCC_CGC_ENABLE,
- SIM_LPO32K_ENABLE,
- SIM_LPO1K_ENABLE,
- PCC_CGC_ENABLE,
- NO_CALLBACK,
- SIM_PLATCGC_CGC,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- };
- const uint8 fractional_dividerCallbackIndex[ALL_CALLBACKS_COUNT] = {
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- };
- const uint8 pllCallbackIndex[ALL_CALLBACKS_COUNT] = {
- NO_CALLBACK,
- SPLL_ENABLE,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- };
- const uint8 selectorCallbackIndex[ALL_CALLBACKS_COUNT] = {
- NO_CALLBACK,
- SIM_CLKOUT_SEL,
- PCC_PCS_SELECT,
- SIM_TRACE_SEL,
- PCC_PCS_SELECT,
- SCG_SCS_RUN_SEL,
- SCG_SCS_VLPR_SEL,
- SCG_SCS_HSRUN_SEL,
- SIM_RTC_SEL,
- SIM_LPO_SEL,
- SCG_CLKOUT_SEL,
- SIM_FTMOPT_SEL,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- };
- const uint8 pcfsCallbackIndex[ALL_CALLBACKS_COUNT] = {
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- };
- const uint8 cmuCallbackIndex[ALL_CALLBACKS_COUNT] = {
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- NO_CALLBACK,
- };
- #endif
- const uint8 clockFeatures[CLOCK_NAMES_NO][CLOCK_FEATURES_NO] =
- {
- {0U, NO_CALLBACK, 0U, 0U, 0U, 0U, 0U, 0U, 0U},
- {0U, NO_CALLBACK, 0U, 0U, 0U, 0U, 0U, 0U, 0U},
- {0U, SIRCOSC, 0U, 0U, 0U, 0U, 0U, 0U, 0U},
- {0U, SIRCOSC_VLP, 0U, 0U, 0U, 0U, 0U, 0U, 0U},
- {0U, SIRCOSC_STOP, 0U, 0U, 0U, 0U, 0U, 0U, 0U},
- {0U, FIRCOSC, 0U, 0U, 0U, 0U, 0U, 0U, 0U},
- {0U, FIRCOSC_VLP, 0U, 0U, 0U, 0U, 0U, 0U, 0U},
- {0U, FIRCOSC_STOP, 0U, 0U, 0U, 0U, 0U, 0U, 0U},
- {0U, SYS_OSC, 0U, 0U, 0U, 0U, 0U, 0U, 0U},
- #if defined(FEATURE_CLOCK_IP_HAS_SPLL_CLK)
- {0U, SYS_PLL, 0U, 0U, 0U, 0U, 0U, 0U, 0U},
- #endif
- {0U, ASYNC_DIV1, 0U, 0U, 0U, DIV_0_INDEX, 0U, 0U, 0U},
- {0U, ASYNC_DIV2, 0U, 0U, 0U, DIV_1_INDEX, 0U, 0U, 0U},
- {1U, ASYNC_DIV1, 0U, 0U, 0U, DIV_2_INDEX, 0U, 0U, 0U},
- {1U, ASYNC_DIV2, 0U, 0U, 0U, DIV_3_INDEX, 0U, 0U, 0U},
- {2U, ASYNC_DIV1, 0U, 0U, 0U, DIV_4_INDEX, 0U, 0U, 0U},
- {2U, ASYNC_DIV2, 0U, 0U, 0U, DIV_5_INDEX, 0U, 0U, 0U},
- #if defined(FEATURE_CLOCK_IP_HAS_SPLLDIV1_CLK)
- {3U, ASYNC_DIV1, 0U, 0U, 0U, DIV_6_INDEX, 0U, 0U, 0U},
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_SPLLDIV2_CLK)
- {3U, ASYNC_DIV2, 0U, 0U, 0U, DIV_7_INDEX, 0U, 0U, 0U},
- #endif
- {0U, LPO32K_ENABLE, 0U, 0U, 0U, 0U, 0U, 0U, 0U},
- {0U, LPO1K_ENABLE, 0U, 0U, 0U, 0U, 0U, 0U, 0U},
- {0U, NO_CALLBACK, 0U, 0U, 0U, 0U, 0U, 0U, 0U},
- {0U, NO_CALLBACK, 0U, 0U, 0U, 0U, 0U, 0U, 0U},
- {0U, NO_CALLBACK, 0U, 0U, 0U, 0U, 0U, 0U, 0U},
- {0U, NO_CALLBACK, 0U, 0U, 0U, 0U, 0U, 0U, 0U},
- {0U, NO_CALLBACK, 0U, 0U, 0U, 0U, 0U, 0U, 0U},
- {0U, SCS_RUN, 0U, (uint8)RUN_MODE, 0U, 0U, 0U, 0U, 0U},
- {0U, SCS_VLPR, 0U, (uint8)VLPR_MODE, 0U, 0U, 0U, 0U, 0U},
- #if defined(FEATURE_CLOCK_IP_HAS_SCS_HSRUN_CLK)
- {0U, SCS_HSRUN, 0U, (uint8)HSRUN_MODE, 0U, 0U, 0U, 0U, 0U},
- #endif
- {0U, NO_CALLBACK, 0U, 0U, 0U, 0U, 0U, 0U, 0U},
- {0U, DIVCORE_RUN, 0U, (uint8)RUN_MODE, 0U, 0U, 0U, 0U, 0U},
- {0U, DIVCORE_VLPR, 0U, (uint8)VLPR_MODE, 0U, 0U, 0U, 0U, 0U},
- #if defined(FEATURE_CLOCK_IP_HAS_CORE_HSRUN_CLK)
- {0U, DIVCORE_HSRUN, 0U, (uint8)HSRUN_MODE, 0U, 0U, 0U, 0U, 0U},
- #endif
- {0U, NO_CALLBACK, 0U, 0U, 0U, 0U, 0U, 0U, 0U},
- {0U, DIVBUS_RUN, 0U, (uint8)RUN_MODE, 0U, 0U, 0U, 0U, 0U},
- {0U, DIVBUS_VLPR, 0U, (uint8)VLPR_MODE, 0U, 0U, 0U, 0U, 0U},
- #if defined(FEATURE_CLOCK_IP_HAS_BUS_HSRUN_CLK)
- {0U, DIVBUS_HSRUN, 0U, (uint8)HSRUN_MODE, 0U, 0U, 0U, 0U, 0U},
- #endif
- {0U, NO_CALLBACK, 0U, 0U, 0U, 0U, 0U, 0U, 0U},
- {0U, DIVSLOW_RUN, 0U, (uint8)RUN_MODE, 0U, 0U, 0U, 0U, 0U},
- {0U, DIVSLOW_VLPR, 0U, (uint8)VLPR_MODE, 0U, 0U, 0U, 0U, 0U},
- #if defined(FEATURE_CLOCK_IP_HAS_SLOW_HSRUN_CLK)
- {0U, DIVSLOW_HSRUN, 0U, (uint8)HSRUN_MODE, 0U, 0U, 0U, 0U, 0U},
- #endif
- {0U, RTC_SEL, 0U, 0U, 0U, 0U, 0U, 0U, 0U},
- {0U, LPO_SEL, 0U, 0U, 0U, 0U, 0U, 0U, 0U},
- {0U, CLKOUT_MUX, 0U, 0U, 0U, 0U, 0U, 0U, 0U},
- {0U, FTM_MUX, 0U, 0U, 0U, 0U, 0U, 0U, 0U},
- {1U, FTM_MUX, 0U, 0U, 0U, 0U, 0U, 0U, 0U},
- #if defined(FEATURE_CLOCK_IP_HAS_FTM2_EXT_CLK)
- {2U, FTM_MUX, 0U, 0U, 0U, 0U, 0U, 0U, 0U},
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM3_EXT_CLK)
- {3U, FTM_MUX, 0U, 0U, 0U, 0U, 0U, 0U, 0U},
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM4_EXT_CLK)
- {4U, FTM_MUX, 0U, 0U, 0U, 0U, 0U, 0U, 0U},
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM5_EXT_CLK)
- {5U, FTM_MUX, 0U, 0U, 0U, 0U, 0U, 0U, 0U},
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM6_EXT_CLK)
- {6U, FTM_MUX, 0U, 0U, 0U, 0U, 0U, 0U, 0U},
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM7_EXT_CLK)
- {7U, FTM_MUX, 0U, 0U, 0U, 0U, 0U, 0U, 0U},
- #endif
- {0U, NO_CALLBACK, 0U, 0U, 0U, 0U, 0U, 0U, 0U},
- {0U, MUX_GATE, 0U, 0U, PCC_59_INDEX, 0U, PCC_59_INDEX, 0U, 0U},
- #if defined(FEATURE_CLOCK_IP_HAS_ADC1_CLK)
- {0U, MUX_GATE, 0U, 0U, PCC_39_INDEX, 0U, PCC_39_INDEX, 0U, 0U},
- #endif
- {0U, CLKOUT_SEL_DIV_ENABLE, 0U, 0U, 0U, 0U, 0U, 0U, 0U},
- {0U, GATE, 0U, 0U, 0U, 0U, PCC_115_INDEX, 0U, 0U},
- #if defined(FEATURE_CLOCK_IP_HAS_CMU0_CLK)
- {0U, GATE, 0U, 0U, 0U, 0U, PCC_62_INDEX, 0U, 0U},
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_CMU1_CLK)
- {0U, GATE, 0U, 0U, 0U, 0U, PCC_63_INDEX, 0U, 0U},
- #endif
- {0U, GATE, 0U, 0U, 0U, 0U, PCC_50_INDEX, 0U, 0U},
- {0U, PLAT_GATE, 0U, 0U, 0U, 0U, SIM_PLATCGC_2_INDEX, 0U, 0U},
- {0U, GATE, 0U, 0U, 0U, 0U, PCC_33_INDEX, 0U, 0U},
- {0U, PLAT_GATE, 0U, 0U, 0U, 0U, SIM_PLATCGC_4_INDEX, 0U, 0U},
- #if defined(FEATURE_CLOCK_IP_HAS_ENET_CLK)
- {0U, MUX_MUL_DIV_GATE, 0U, 0U, PCC_121_INDEX, PCC_121_INDEX, PCC_121_INDEX, 0U, 0U},
- #endif
- {0U, PLAT_GATE, 0U, 0U, 0U, 0U, SIM_PLATCGC_3_INDEX, 0U, 0U},
- #if defined(FEATURE_CLOCK_IP_HAS_EWM0_CLK)
- {0U, GATE, 0U, 0U, 0U, 0U, PCC_97_INDEX, 0U, 0U},
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FIRC_MON1_CLK)
- {0U, CMU, 0U, 0U, 0U, 0U, 0U, 0U, CMU_FC_0_INSTANCE},
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FIRC_MON2_CLK)
- {0U, CMU, 0U, 0U, 0U, 0U, 0U, 0U, CMU_FC_1_INSTANCE},
- #endif
- {0U, GATE, 0U, 0U, 0U, 0U, PCC_36_INDEX, 0U, 0U},
- #if defined(FEATURE_CLOCK_IP_HAS_FLEXCAN1_CLK)
- {0U, GATE, 0U, 0U, 0U, 0U, PCC_37_INDEX, 0U, 0U},
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FLEXCAN2_CLK)
- {0U, GATE, 0U, 0U, 0U, 0U, PCC_43_INDEX, 0U, 0U},
- #endif
- {0U, MUX_GATE, 0U, 0U, PCC_90_INDEX, 0U, PCC_90_INDEX, 0U, 0U},
- #if defined(FEATURE_CLOCK_IP_HAS_FTFC_CLK)
- {0U, GATE, 0U, 0U, 0U, 0U, PCC_32_INDEX, 0U, 0U},
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTFM_CLK)
- {0U, GATE, 0U, 0U, 0U, 0U, PCC_32_INDEX, 0U, 0U},
- #endif
- {0U, MUX_GATE, 0U, 0U, PCC_56_INDEX, 0U, PCC_56_INDEX, 0U, 0U},
- {0U, MUX_GATE, 0U, 0U, PCC_57_INDEX, 0U, PCC_57_INDEX, 0U, 0U},
- #if defined(FEATURE_CLOCK_IP_HAS_FTM2_CLK)
- {0U, MUX_GATE, 0U, 0U, PCC_58_INDEX, 0U, PCC_58_INDEX, 0U, 0U},
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM3_CLK)
- {0U, MUX_GATE, 0U, 0U, PCC_38_INDEX, 0U, PCC_38_INDEX, 0U, 0U},
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM4_CLK)
- {0U, MUX_GATE, 0U, 0U, PCC_110_INDEX, 0U, PCC_110_INDEX, 0U, 0U},
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM5_CLK)
- {0U, MUX_GATE, 0U, 0U, PCC_111_INDEX, 0U, PCC_111_INDEX, 0U, 0U},
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM6_CLK)
- {0U, MUX_GATE, 0U, 0U, PCC_112_INDEX, 0U, PCC_112_INDEX, 0U, 0U},
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM7_CLK)
- {0U, MUX_GATE, 0U, 0U, PCC_113_INDEX, 0U, PCC_113_INDEX, 0U, 0U},
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_GPIO0_CLK)
- {0U, PLAT_GATE, 0U, 0U, 0U, 0U, SIM_PLATCGC_5_INDEX, 0U, 0U},
- #endif
- {0U, MUX_GATE, 0U, 0U, PCC_102_INDEX, 0U, PCC_102_INDEX, 0U, 0U},
- #if defined(FEATURE_CLOCK_IP_HAS_LPI2C1_CLK)
- {0U, MUX_GATE, 0U, 0U, PCC_103_INDEX, 0U, PCC_103_INDEX, 0U, 0U},
- #endif
- {0U, MUX_GATE, 0U, 0U, PCC_55_INDEX, 0U, PCC_55_INDEX, 0U, 0U},
- {0U, MUX_GATE, 0U, 0U, PCC_44_INDEX, 0U, PCC_44_INDEX, 0U, 0U},
- #if defined(FEATURE_CLOCK_IP_HAS_LPSPI1_CLK)
- {0U, MUX_GATE, 0U, 0U, PCC_45_INDEX, 0U, PCC_45_INDEX, 0U, 0U},
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_LPSPI2_CLK)
- {0U, MUX_GATE, 0U, 0U, PCC_46_INDEX, 0U, PCC_46_INDEX, 0U, 0U},
- #endif
- {0U, MUX_MUL_DIV_GATE, 0U, 0U, PCC_64_INDEX, PCC_64_INDEX, PCC_64_INDEX, 0U, 0U},
- {0U, MUX_GATE, 0U, 0U, PCC_106_INDEX, 0U, PCC_106_INDEX, 0U, 0U},
- {0U, MUX_GATE, 0U, 0U, PCC_107_INDEX, 0U, PCC_107_INDEX, 0U, 0U},
- #if defined(FEATURE_CLOCK_IP_HAS_LPUART2_CLK)
- {0U, MUX_GATE, 0U, 0U, PCC_108_INDEX, 0U, PCC_108_INDEX, 0U, 0U},
- #endif
- {0U, PLAT_GATE, 0U, 0U, 0U, 0U, SIM_PLATCGC_1_INDEX, 0U, 0U},
- {0U, PLAT_GATE, 0U, 0U, 0U, 0U, SIM_PLATCGC_0_INDEX, 0U, 0U},
- {0U, GATE, 0U, 0U, 0U, 0U, PCC_54_INDEX, 0U, 0U},
- #if defined(FEATURE_CLOCK_IP_HAS_PDB1_CLK)
- {0U, GATE, 0U, 0U, 0U, 0U, PCC_49_INDEX, 0U, 0U},
- #endif
- {0U, GATE, 0U, 0U, 0U, 0U, PCC_73_INDEX, 0U, 0U},
- {0U, GATE, 0U, 0U, 0U, 0U, PCC_74_INDEX, 0U, 0U},
- {0U, GATE, 0U, 0U, 0U, 0U, PCC_75_INDEX, 0U, 0U},
- {0U, GATE, 0U, 0U, 0U, 0U, PCC_76_INDEX, 0U, 0U},
- {0U, GATE, 0U, 0U, 0U, 0U, PCC_77_INDEX, 0U, 0U},
- #if defined(FEATURE_CLOCK_IP_HAS_QSPI_CLK)
- {0U, MUX_GATE, 0U, 0U, 0U, 0U, PCC_118_INDEX, 0U, 0U},
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_QSPI_SFIF_CLK_HYP_PREMUX_CLK)
- {0U, NO_CALLBACK, 0U, 0U, 0U, 0U, 0U, 0U, 0U},
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_QSPI_SFIF_CLK)
- {0U, NO_CALLBACK, 0U, 0U, 0U, 0U, 0U, 0U, 0U},
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_QSPI_2xSFIF_CLK)
- {0U, NO_CALLBACK, 0U, 0U, 0U, 0U, 0U, 0U, 0U},
- #endif
- {0U, GATE, 0U, 0U, 0U, 0U, PCC_61_INDEX, 0U, 0U},
- #if defined(FEATURE_CLOCK_IP_HAS_SAI0_CLK)
- {0U, MUX_GATE, 0U, 0U, 0U, 0U, PCC_84_INDEX, 0U, 0U},
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_SAI1_CLK)
- {0U, MUX_GATE, 0U, 0U, 0U, 0U, PCC_85_INDEX, 0U, 0U},
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_TRACE_CLK)
- {0U, TRACE_SEL_FRAC_ENABLE, 0U, 0U, 0U, 0U, 0U, 0U, 0U},
- #endif
- };
- #define MCU_STOP_SEC_CONST_8
- #include "Mcu_MemMap.h"
- #define MCU_START_SEC_CONST_16
- #include "Mcu_MemMap.h"
- const uint8 selectorEntry_hardwareValue[CLOCK_NAMES_NO] = {
-
- 3U,
- 10U,
- 1U,
- 1U,
- 1U,
- 0U,
- 1U,
- 1U,
- 2U,
- #if defined(FEATURE_CLOCK_IP_HAS_SPLL_CLK)
- 0U,
- #endif
- 4U,
- 4U,
- 3U,
- 6U,
- 0U,
- 2U,
- #if defined(FEATURE_CLOCK_IP_HAS_SPLLDIV1_CLK)
- 16U,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_SPLLDIV2_CLK)
- 8U,
- #endif
- 1U,
- 0U,
- 0U,
- 1U,
- 2U,
- 2U,
- 0U,
- 0U,
- 0U,
- #if defined(FEATURE_CLOCK_IP_HAS_SCS_HSRUN_CLK)
- 0U,
- #endif
- 7U,
- 0U,
- 0U,
- #if defined(FEATURE_CLOCK_IP_HAS_CORE_HSRUN_CLK)
- 0U,
- #endif
- 9U,
- 0U,
- 0U,
- #if defined(FEATURE_CLOCK_IP_HAS_CORE_HSRUN_CLK)
- 0U,
- #endif
- 0U,
- 0U,
- 0U,
- #if defined(FEATURE_CLOCK_IP_HAS_CORE_HSRUN_CLK)
- 0U,
- #endif
- 14U,
- 12U,
- 0U,
- 0U,
- 0U,
- #if defined(FEATURE_CLOCK_IP_HAS_FTM2_EXT_CLK)
- 0U,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM3_EXT_CLK)
- 0U,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM4_EXT_CLK)
- 0U,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM5_EXT_CLK)
- 0U,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM6_EXT_CLK)
- 0U,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM7_EXT_CLK)
- 0U,
- #endif
- 0U,
- 0U,
- #if defined(FEATURE_CLOCK_IP_HAS_ADC1_CLK)
- 0U,
- #endif
- 0U,
- 0U,
- #if defined(FEATURE_CLOCK_IP_HAS_CMU0_CLK)
- 0U,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_CMU1_CLK)
- 0U,
- #endif
- 0U,
- 0U,
- 0U,
- 0U,
- #if defined(FEATURE_CLOCK_IP_HAS_ENET_CLK)
- 0U,
- #endif
- 0U,
- #if defined(FEATURE_CLOCK_IP_HAS_EWM0_CLK)
- 0U,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FIRC_MON1_CLK)
- 0U,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FIRC_MON2_CLK)
- 0U,
- #endif
- 0U,
- #if defined(FEATURE_CLOCK_IP_HAS_FLEXCAN1_CLK)
- 0U,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FLEXCAN2_CLK)
- 0U,
- #endif
- 0U,
- #if defined(FEATURE_CLOCK_IP_HAS_FTFC_CLK)
- 0U,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTFM_CLK)
- 0U,
- #endif
- 0U,
- 0U,
- #if defined(FEATURE_CLOCK_IP_HAS_FTM2_CLK)
- 0U,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM3_CLK)
- 0U,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM4_CLK)
- 0U,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM5_CLK)
- 0U,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM6_CLK)
- 0U,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM7_CLK)
- 0U,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_GPIO0_CLK)
- 0U,
- #endif
- 0U,
- #if defined(FEATURE_CLOCK_IP_HAS_LPI2C1_CLK)
- 0U,
- #endif
- 0U,
- 0U,
- #if defined(FEATURE_CLOCK_IP_HAS_LPSPI1_CLK)
- 0U,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_LPSPI2_CLK)
- 0U,
- #endif
- 0U,
- 0U,
- 0U,
- #if defined(FEATURE_CLOCK_IP_HAS_LPUART2_CLK)
- 0U,
- #endif
- 0U,
- 0U,
- 0U,
- #if defined(FEATURE_CLOCK_IP_HAS_PDB1_CLK)
- 0U,
- #endif
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- #if defined(FEATURE_CLOCK_IP_HAS_QSPI_CLK)
- 11U,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_QSPI_SFIF_CLK_HYP_PREMUX_CLK)
- 5U,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_QSPI_SFIF_CLK)
- 13U,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_QSPI_2xSFIF_CLK)
- 15U,
- #endif
- 0U,
- #if defined(FEATURE_CLOCK_IP_HAS_SAI0_CLK)
- 0U,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_SAI1_CLK)
- 0U,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_TRACE_CLK)
- 0U,
- #endif
- };
- const uint8 selectorEntrySCS_hardwareValue[CLOCK_PRODUCERS_NO + 1U] = {
-
- 0U,
- 0U,
- 2U,
- 0U,
- 0U,
- 3U,
- 0U,
- 0U,
- 1U,
- #if defined(FEATURE_CLOCK_IP_HAS_SPLL_CLK)
- 6U,
- #endif
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- #if defined(FEATURE_CLOCK_IP_HAS_SPLLDIV1_CLK)
- 0U,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_SPLLDIV2_CLK)
- 0U,
- #endif
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- #if defined(FEATURE_CLOCK_IP_HAS_SCS_HSRUN_CLK)
- 0U,
- #endif
- 0U,
- 0U,
- 0U,
- #if defined(FEATURE_CLOCK_IP_HAS_CORE_HSRUN_CLK)
- 0U,
- #endif
- 0U,
- 0U,
- 0U,
- #if defined(FEATURE_CLOCK_IP_HAS_CORE_HSRUN_CLK)
- 0U,
- #endif
- 0U,
- 0U,
- 0U,
- #if defined(FEATURE_CLOCK_IP_HAS_CORE_HSRUN_CLK)
- 0U,
- #endif
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- #if defined(FEATURE_CLOCK_IP_HAS_FTM2_EXT_CLK)
- 0U,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM3_EXT_CLK)
- 0U,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM4_EXT_CLK)
- 0U,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM5_EXT_CLK)
- 0U,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM6_EXT_CLK)
- 0U,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM7_EXT_CLK)
- 0U,
- #endif
- };
- const uint8 selectorEntryPCS_hardwareValue[CLOCK_PRODUCERS_NO + 1U] = {
-
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- #if defined(FEATURE_CLOCK_IP_HAS_SPLL_CLK)
- 0U,
- #endif
- 2U,
- 2U,
- 3U,
- 3U,
- 1U,
- 1U,
- #if defined(FEATURE_CLOCK_IP_HAS_SPLLDIV1_CLK)
- 6U,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_SPLLDIV2_CLK)
- 6U,
- #endif
- 2U,
- 3U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- #if defined(FEATURE_CLOCK_IP_HAS_SCS_HSRUN_CLK)
- 0U,
- #endif
- 0U,
- 0U,
- 0U,
- #if defined(FEATURE_CLOCK_IP_HAS_CORE_HSRUN_CLK)
- 0U,
- #endif
- 0U,
- 0U,
- 0U,
- #if defined(FEATURE_CLOCK_IP_HAS_CORE_HSRUN_CLK)
- 0U,
- #endif
- 0U,
- 0U,
- 0U,
- #if defined(FEATURE_CLOCK_IP_HAS_CORE_HSRUN_CLK)
- 0U,
- #endif
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- #if defined(FEATURE_CLOCK_IP_HAS_FTM2_EXT_CLK)
- 0U,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM3_EXT_CLK)
- 0U,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM4_EXT_CLK)
- 0U,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM5_EXT_CLK)
- 0U,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM6_EXT_CLK)
- 0U,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM7_EXT_CLK)
- 0U,
- #endif
- };
- const uint8 dividerValue_hardwareValue[65U] = {
- 0U,
- 1U,
- 2U,
- 0U,
- 3U,
- 0U,
- 0U,
- 0U,
- 4U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 5U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 6U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 0U,
- 7U,
- };
- #define MCU_STOP_SEC_CONST_16
- #include "Mcu_MemMap.h"
- #define MCU_START_SEC_CONST_32
- #include "Mcu_MemMap.h"
- #if (defined(CLOCK_IP_DEV_ERROR_DETECT))
- #if (CLOCK_IP_DEV_ERROR_DETECT == STD_ON)
- const uint32 clockNameTypes[CLOCK_NAMES_NO] =
- {
- 0U,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #if defined(FEATURE_CLOCK_IP_HAS_SPLL_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #if defined(FEATURE_CLOCK_IP_HAS_SPLLDIV1_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_SPLLDIV2_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #if defined(FEATURE_CLOCK_IP_HAS_SCS_HSRUN_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #if defined(FEATURE_CLOCK_IP_HAS_CORE_HSRUN_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #if defined(FEATURE_CLOCK_IP_HAS_BUS_HSRUN_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #if defined(FEATURE_CLOCK_IP_HAS_SLOW_HSRUN_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #if defined(FEATURE_CLOCK_IP_HAS_FTM2_EXT_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM3_EXT_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM4_EXT_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM5_EXT_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM6_EXT_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM7_EXT_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #if defined(FEATURE_CLOCK_IP_HAS_ADC1_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #if defined(FEATURE_CLOCK_IP_HAS_CMU0_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_CMU1_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #if defined(FEATURE_CLOCK_IP_HAS_ENET_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #if defined(FEATURE_CLOCK_IP_HAS_EWM0_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FIRC_MON1_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FIRC_MON2_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #if defined(FEATURE_CLOCK_IP_HAS_FLEXCAN1_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FLEXCAN2_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) , \
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #if defined(FEATURE_CLOCK_IP_HAS_FTM2_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM3_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM4_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM5_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM6_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM7_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_GPIO0_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #if defined(FEATURE_CLOCK_IP_HAS_LPI2C1_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #if defined(FEATURE_CLOCK_IP_HAS_LPSPI1_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_LPSPI2_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #if defined(FEATURE_CLOCK_IP_HAS_LPUART2_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #if defined(FEATURE_CLOCK_IP_HAS_PDB1_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #if defined(FEATURE_CLOCK_IP_HAS_QSPI_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_QSPI_SFIF_CLK_HYP_PREMUX_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_QSPI_SFIF_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_QSPI_2xSFIF_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #if defined(FEATURE_CLOCK_IP_HAS_SAI0_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_SAI1_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_TRACE_CLK)
- (IRCOSC_OBJECT | XOSC_OBJECT | PLL_OBJECT | SELECTOR_OBJECT | DIVIDER_OBJECT | DIVIDER_TRIGGER_OBJECT | FRAC_DIV_OBJECT | EXT_SIG_OBJECT | GATE_OBJECT | PCFS_OBJECT | CMU_OBJECT) ,
- #endif
- };
- #endif
- #endif
- #define MCU_STOP_SEC_CONST_32
- #include "Mcu_MemMap.h"
- #define MCU_START_SEC_CONST_UNSPECIFIED
- #include "Mcu_MemMap.h"
- volatile scgPeriphAsyncDiv_Type* const scgPeriphAsyncDivs[PERIPH_ASYNC_COUNT] =
- {
- (volatile scgPeriphAsyncDiv_Type*)( &(IP_SCG->SIRCDIV) ),
- (volatile scgPeriphAsyncDiv_Type*)( &(IP_SCG->FIRCDIV) ),
- (volatile scgPeriphAsyncDiv_Type*)( &(IP_SCG->SOSCDIV) ),
- #if defined(FEATURE_CLOCK_IP_HAS_SPLL_CLK)
- (volatile scgPeriphAsyncDiv_Type*)( &(IP_SCG->SPLLDIV) ),
- #endif
- };
- #if defined(FEATURE_CLOCK_IP_HAS_FIRC_MON1_CLK) || defined(FEATURE_CLOCK_IP_HAS_FIRC_MON2_CLK)
- volatile ClockMonitor_Type* const cmu[CMU_INSTANCES_ARRAY_SIZE] =
- {
- (volatile ClockMonitor_Type*)IP_CMU0,
- (volatile ClockMonitor_Type*)IP_CMU1,
- };
- Clock_Ip_NameType const cmuNames[CMU_INSTANCES_ARRAY_SIZE] =
- {
- FIRC_MON1_CLK,
- FIRC_MON2_CLK,
- };
- cmuInfoType const cmuInfo[CMU_INFO_SIZE] = {
- {
- FIRC_MON1_CLK,
- SIRC_CLK,
- BUS_CLK,
- (volatile ClockMonitor_Type*)IP_CMU0,
- },
- {
- FIRC_MON2_CLK,
- SIRC_CLK,
- BUS_CLK,
- (volatile ClockMonitor_Type*)IP_CMU1,
- },
- };
- #endif
- const clock_name_source_type sourceType_clockName[CLOCK_PRODUCERS_NO + 1U] = {
- UKNOWN_TYPE,
- IRCOSC_TYPE,
- IRCOSC_TYPE,
- IRCOSC_TYPE,
- IRCOSC_TYPE,
- IRCOSC_TYPE,
- IRCOSC_TYPE,
- IRCOSC_TYPE,
- XOSC_TYPE,
- #if defined(FEATURE_CLOCK_IP_HAS_SPLL_CLK)
- PLL_TYPE,
- #endif
- IRCOSC_TYPE,
- IRCOSC_TYPE,
- IRCOSC_TYPE,
- IRCOSC_TYPE,
- XOSC_TYPE,
- XOSC_TYPE,
- #if defined(FEATURE_CLOCK_IP_HAS_SPLLDIV1_CLK)
- PLL_TYPE,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_SPLLDIV2_CLK)
- PLL_TYPE,
- #endif
- IRCOSC_TYPE,
- IRCOSC_TYPE,
- EXT_CLK_TYPE,
- EXT_CLK_TYPE,
- EXT_CLK_TYPE,
- EXT_CLK_TYPE,
- UKNOWN_TYPE,
- UKNOWN_TYPE,
- UKNOWN_TYPE,
- #if defined(FEATURE_CLOCK_IP_HAS_SCS_HSRUN_CLK)
- UKNOWN_TYPE,
- #endif
- UKNOWN_TYPE,
- UKNOWN_TYPE,
- UKNOWN_TYPE,
- #if defined(FEATURE_CLOCK_IP_HAS_CORE_HSRUN_CLK)
- UKNOWN_TYPE,
- #endif
- UKNOWN_TYPE,
- UKNOWN_TYPE,
- UKNOWN_TYPE,
- #if defined(FEATURE_CLOCK_IP_HAS_CORE_HSRUN_CLK)
- UKNOWN_TYPE,
- #endif
- UKNOWN_TYPE,
- UKNOWN_TYPE,
- UKNOWN_TYPE,
- #if defined(FEATURE_CLOCK_IP_HAS_CORE_HSRUN_CLK)
- UKNOWN_TYPE,
- #endif
- UKNOWN_TYPE,
- UKNOWN_TYPE,
- UKNOWN_TYPE,
- UKNOWN_TYPE,
- UKNOWN_TYPE,
- #if defined(FEATURE_CLOCK_IP_HAS_FTM4_EXT_CLK)
- UKNOWN_TYPE,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM4_EXT_CLK)
- UKNOWN_TYPE,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM4_EXT_CLK)
- UKNOWN_TYPE,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM5_EXT_CLK)
- UKNOWN_TYPE,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM6_EXT_CLK)
- UKNOWN_TYPE,
- #endif
- #if defined(FEATURE_CLOCK_IP_HAS_FTM7_EXT_CLK)
- UKNOWN_TYPE,
- #endif
- };
- #if defined(FEATURE_CLOCK_IP_HAS_SPLL_CLK)
- const Clock_Ip_NameType HwPllName[NUMBER_OF_HARDWARE_PLL] =
- {
- SPLL_CLK
- };
- #endif
- #define MCU_STOP_SEC_CONST_UNSPECIFIED
- #include "Mcu_MemMap.h"
|