123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938 |
- #ifdef __cplusplus
- extern "C"{
- #endif
- #include "Flexio_Uart_Ip_HwAccess.h"
- #include "Flexio_Uart_Ip_Irq.h"
- #include "Flexio_Uart_Ip.h"
- #include "SchM_Uart.h"
- #ifdef FLEXIO_UART_IP_DEV_ERROR_DETECT
- #if (FLEXIO_UART_IP_DEV_ERROR_DETECT == STD_ON)
- #include "Devassert.h"
- #endif
- #endif
- #if (FLEXIO_UART_IP_HAS_DMA_ENABLED == STD_ON)
- #include "Dma_Ip.h"
- #endif
- #define FLEXIO_UART_IP_VENDOR_ID_C 43
- #define FLEXIO_UART_IP_AR_RELEASE_MAJOR_VERSION_C 4
- #define FLEXIO_UART_IP_AR_RELEASE_MINOR_VERSION_C 4
- #define FLEXIO_UART_IP_AR_RELEASE_REVISION_VERSION_C 0
- #define FLEXIO_UART_IP_SW_MAJOR_VERSION_C 1
- #define FLEXIO_UART_IP_SW_MINOR_VERSION_C 0
- #define FLEXIO_UART_IP_SW_PATCH_VERSION_C 0
- #if (FLEXIO_UART_IP_VENDOR_ID_C != FLEXIO_UART_IP_IRQ_VENDOR_ID)
- #error "Flexio_Uart_Ip_Irq.c and Flexio_Uart_Ip_Irq.h have different vendor ids"
- #endif
- #if ((FLEXIO_UART_IP_AR_RELEASE_MAJOR_VERSION_C != FLEXIO_UART_IP_IRQ_AR_RELEASE_MAJOR_VERSION) || \
- (FLEXIO_UART_IP_AR_RELEASE_MINOR_VERSION_C != FLEXIO_UART_IP_IRQ_AR_RELEASE_MINOR_VERSION) || \
- (FLEXIO_UART_IP_AR_RELEASE_REVISION_VERSION_C != FLEXIO_UART_IP_IRQ_AR_RELEASE_REVISION_VERSION))
- #error "AUTOSAR Version Numbers of Flexio_Uart_Ip.c and Flexio_Uart_Ip_Irq.h are different"
- #endif
- #if ((FLEXIO_UART_IP_SW_MAJOR_VERSION_C != FLEXIO_UART_IP_IRQ_SW_MAJOR_VERSION) || \
- (FLEXIO_UART_IP_SW_MINOR_VERSION_C != FLEXIO_UART_IP_IRQ_SW_MINOR_VERSION) || \
- (FLEXIO_UART_IP_SW_PATCH_VERSION_C != FLEXIO_UART_IP_IRQ_SW_PATCH_VERSION))
- #error "Software Version Numbers of Flexio_Uart_Ip.c and Flexio_Uart_Ip_Irq.h are different"
- #endif
- #if (FLEXIO_UART_IP_VENDOR_ID_C != FLEXIO_UART_IP_VENDOR_ID)
- #error "Flexio_Uart_Ip.c and Flexio_Uart_Ip.h have different vendor ids"
- #endif
- #if ((FLEXIO_UART_IP_AR_RELEASE_MAJOR_VERSION_C != FLEXIO_UART_IP_AR_RELEASE_MAJOR_VERSION) || \
- (FLEXIO_UART_IP_AR_RELEASE_MINOR_VERSION_C != FLEXIO_UART_IP_AR_RELEASE_MINOR_VERSION) || \
- (FLEXIO_UART_IP_AR_RELEASE_REVISION_VERSION_C != FLEXIO_UART_IP_AR_RELEASE_REVISION_VERSION))
- #error "AUTOSAR Version Numbers of Flexio_Uart_Ip.c and Flexio_Uart_Ip.h are different"
- #endif
- #if ((FLEXIO_UART_IP_SW_MAJOR_VERSION_C != FLEXIO_UART_IP_SW_MAJOR_VERSION) || \
- (FLEXIO_UART_IP_SW_MINOR_VERSION_C != FLEXIO_UART_IP_SW_MINOR_VERSION) || \
- (FLEXIO_UART_IP_SW_PATCH_VERSION_C != FLEXIO_UART_IP_SW_PATCH_VERSION))
- #error "Software Version Numbers of Flexio_Uart_Ip.c and Flexio_Uart_Ip.h are different"
- #endif
- #if (FLEXIO_UART_IP_VENDOR_ID_C != FLEXIO_UART_IP_HWACCESS_VENDOR_ID)
- #error "Flexio_Uart_Ip.c and Flexio_Uart_Ip_Types.h have different vendor ids"
- #endif
- #if ((FLEXIO_UART_IP_AR_RELEASE_MAJOR_VERSION_C != FLEXIO_UART_IP_HWACCESS_AR_RELEASE_MAJOR_VERSION) || \
- (FLEXIO_UART_IP_AR_RELEASE_MINOR_VERSION_C != FLEXIO_UART_IP_HWACCESS_AR_RELEASE_MINOR_VERSION) || \
- (FLEXIO_UART_IP_AR_RELEASE_REVISION_VERSION_C != FLEXIO_UART_IP_HWACCESS_AR_RELEASE_REVISION_VERSION))
- #error "AUTOSAR Version Numbers of Flexio_Uart_Ip.c and Flexio_Uart_Ip_Types.h are different"
- #endif
- #if ((FLEXIO_UART_IP_SW_MAJOR_VERSION_C != FLEXIO_UART_IP_HWACCESS_SW_MAJOR_VERSION) || \
- (FLEXIO_UART_IP_SW_MINOR_VERSION_C != FLEXIO_UART_IP_HWACCESS_SW_MINOR_VERSION) || \
- (FLEXIO_UART_IP_SW_PATCH_VERSION_C != FLEXIO_UART_IP_HWACCESS_SW_PATCH_VERSION))
- #error "Software Version Numbers of Flexio_Uart_Ip.c and Flexio_Uart_Ip_Types.h are different"
- #endif
- #ifndef DISABLE_MCAL_INTERMODULE_ASR_CHECK
-
- #if ((FLEXIO_UART_IP_AR_RELEASE_MAJOR_VERSION_C != SCHM_UART_AR_RELEASE_MAJOR_VERSION) || \
- (FLEXIO_UART_IP_AR_RELEASE_MINOR_VERSION_C != SCHM_UART_AR_RELEASE_MAJOR_VERSION))
- #error "Flexio_Uart_Ip.c and SchM_Uart.h are different"
- #endif
-
- #if (FLEXIO_UART_IP_HAS_DMA_ENABLED == STD_ON)
- #if ((FLEXIO_UART_IP_AR_RELEASE_MAJOR_VERSION_C != DMA_IP_AR_RELEASE_MAJOR_VERSION_H) || \
- (FLEXIO_UART_IP_AR_RELEASE_MINOR_VERSION_C != DMA_IP_AR_RELEASE_MINOR_VERSION_H))
- #error "AutoSar Version Numbers of Flexio_Uart_Ip.c and Dma_Ip.h are different"
- #endif
- #endif
- #ifdef FLEXIO_UART_IP_DEV_ERROR_DETECT
- #if (STD_ON == FLEXIO_UART_IP_DEV_ERROR_DETECT)
-
- #if ((FLEXIO_UART_IP_AR_RELEASE_MAJOR_VERSION_C != DEVASSERT_AR_RELEASE_MAJOR_VERSION) || \
- (FLEXIO_UART_IP_AR_RELEASE_MINOR_VERSION_C != DEVASSERT_AR_RELEASE_MINOR_VERSION))
- #error "AutoSar Version Numbers of Flexio_Uart_Ip.c and Devassert.h are different"
- #endif
- #endif
- #endif
- #endif
- #ifdef FLEXIO_UART_IP_DEV_ERROR_DETECT
- #if (FLEXIO_UART_IP_DEV_ERROR_DETECT == STD_ON)
- #define FLEXIO_UART_IP_DEV_ASSERT(x) DevAssert(x)
- #else
- #define FLEXIO_UART_IP_DEV_ASSERT(x) (void)(x)
- #endif
- #endif
- #define TX_SHIFTER(x) (x)
- #define RX_SHIFTER(x) (x)
- #define TX_TIMER(x) (x)
- #define RX_TIMER(x) (x)
- #define FLEXIO_UART_IP_LSBW_ADDR(reg) ((uint32)(&(reg)))
- #if (FLEXIO_UART_IP_HAS_DMA_ENABLED == STD_ON)
- #define FLEXIO_UART_DMA_CONFIG_LIST_DIMENSION (10U)
- #define FLEXIO_UART_DMA_LEAST_CONFIG_LIST_DIMENSION (2U)
- #endif
- #define UART_START_SEC_VAR_CLEARED_UNSPECIFIED_NO_CACHEABLE
- #include "Uart_MemMap.h"
- Flexio_Uart_Ip_StateStructureType Flexio_Uart_Ip_apStateStructure[FLEXIO_UART_IP_NUMBER_OF_SHIFTER_AND_TIMER];
- #define UART_STOP_SEC_VAR_CLEARED_UNSPECIFIED_NO_CACHEABLE
- #include "Uart_MemMap.h"
- #ifdef FLEXIO_UART_IP_IS_USING
- #if (FLEXIO_UART_IP_IS_USING == STD_ON)
- #define UART_START_SEC_CONST_UNSPECIFIED
-
- #include "Uart_MemMap.h"
-
- static FLEXIO_Type * const Flexio_Uart_Ip_apBases[FLEXIO_INSTANCE_COUNT] = IP_FLEXIO_BASE_PTRS;
- #define UART_STOP_SEC_CONST_UNSPECIFIED
-
- #include "Uart_MemMap.h"
- #endif
- #endif
- #define UART_START_SEC_VAR_CLEARED_UNSPECIFIED
- #include "Uart_MemMap.h"
- const Flexio_Uart_Ip_UserConfigType * Flexio_Uart_Ip_apUserConfig[FLEXIO_UART_IP_NUMBER_OF_SHIFTER_AND_TIMER];
- #ifdef FLEXIO_UART_IP_IS_USING
- #if (FLEXIO_UART_IP_IS_USING == STD_ON)
-
- static Flexio_Uart_Ip_StateStructureType * Flexio_Uart_Ip_apStateStructuresArray[FLEXIO_UART_IP_NUMBER_OF_SHIFTER_AND_TIMER];
- #endif
- #endif
- #define UART_STOP_SEC_VAR_CLEARED_UNSPECIFIED
- #include "Uart_MemMap.h"
- #ifdef FLEXIO_UART_IP_IS_USING
- #if (FLEXIO_UART_IP_IS_USING == STD_ON)
- #define UART_START_SEC_CODE
- #include "Uart_MemMap.h"
- static void Flexio_Uart_Ip_ConfigureTx(const uint8 Channel,
- const Flexio_Uart_Ip_BitCountPerCharType BitCount,
- const uint8 Divider,
- const uint8 DataPin,
- const Flexio_Uart_Ip_TimerDecrementType TimerDec);
- static void Flexio_Uart_Ip_ConfigureRx(const uint8 Channel,
- const Flexio_Uart_Ip_BitCountPerCharType BitCount,
- const uint8 Divider,
- const uint8 DataPin,
- const Flexio_Uart_Ip_TimerDecrementType TimerDec);
- static void Flexio_Uart_Ip_StopTransfer(const uint8 Channel);
- static void Flexio_Uart_Ip_CheckTxOperation(const uint8 Channel,
- const uint8 ShifterMaskFlag,
- const uint8 TimerMaskFlag);
- static void Flexio_Uart_Ip_ReadData(const uint8 Channel);
- static void Flexio_Uart_Ip_CheckRxOperation(const uint8 Channel,
- const uint8 ShifterMaskFlag,
- const uint8 ShifterErrMaskFlag);
- static void Flexio_Uart_Ip_EnableReceiver(const uint8 Channel);
- static void Flexio_Uart_Ip_EndTransfer(const uint8 Channel);
- static void Flexio_Uart_Ip_WriteData(const uint8 Channel);
- #if (FLEXIO_UART_IP_HAS_DMA_ENABLED == STD_ON)
- static Flexio_Uart_Ip_StatusType Flexio_Uart_Ip_StartSendDataUsingDma(uint8 Channel,
- const uint8 * TxData,
- uint32 TxSize);
- static Flexio_Uart_Ip_StatusType Flexio_Uart_Ip_StartReceiveDataUsingDma(uint8 Channel,
- uint8 * RxBuff,
- uint32 RxSize);
- #endif
- static void Flexio_Uart_Ip_CheckCompleteTransferData(const uint8 Channel);
- static void Flexio_Uart_Ip_SetupReceiveData(const uint8 Channel);
- static void Flexio_Uart_Ip_CheckShifterErrorStatus(const uint8 Channel);
- static void Flexio_Uart_Ip_SetShifterInterrupt(const uint8 Channel, boolean Enable);
- void Flexio_Uart_Ip_IrqHandler(uint8 Channel, uint8 ShifterMaskFlag, uint8 ShifterErrorMaskFlag, uint8 TimerMaskFlag)
- {
- const Flexio_Uart_Ip_UserConfigType *UartUserCfg;
- FLEXIO_Type *Base;
- UartUserCfg = Flexio_Uart_Ip_apUserConfig[Channel];
- Base = Flexio_Uart_Ip_apBases[FLEXIO_HW_INSTANCE];
-
- if(NULL_PTR == UartUserCfg)
- {
-
- Flexio_Mcl_Ip_ClearTimerStatus(Base, Channel);
-
- Flexio_Mcl_Ip_ClearShifterStatus(Base, Channel);
-
- Flexio_Mcl_Ip_ClearShifterErrorStatus(Base, Channel);
- }
- else
- {
-
- if (FLEXIO_UART_IP_DIRECTION_TX == UartUserCfg->Direction)
- {
- Flexio_Uart_Ip_CheckTxOperation(Channel,
- ShifterMaskFlag,
- TimerMaskFlag);
- }
- else
- {
- Flexio_Uart_Ip_CheckRxOperation(Channel,
- ShifterMaskFlag,
- ShifterErrorMaskFlag);
- }
- }
- }
- static void Flexio_Uart_Ip_ConfigureTx(const uint8 Channel,
- const Flexio_Uart_Ip_BitCountPerCharType BitCount,
- const uint8 Divider,
- const uint8 DataPin,
- const Flexio_Uart_Ip_TimerDecrementType TimerDec)
- {
- FLEXIO_Type *Base;
- uint16 Bits;
- Base = Flexio_Uart_Ip_apBases[FLEXIO_HW_INSTANCE];
- Bits = (uint16)BitCount;
-
- Flexio_Uart_Ip_SetShifterConfig(Base,
- TX_SHIFTER(Channel),
- FLEXIO_SHIFTER_START_BIT_0,
- FLEXIO_SHIFTER_STOP_BIT_1,
- FLEXIO_SHIFTER_SOURCE_PIN);
- Flexio_Uart_Ip_SetShifterControl(Base,
- TX_SHIFTER(Channel),
- FLEXIO_SHIFTER_MODE_TRANSMIT,
- TX_TIMER(Channel),
- FLEXIO_TIMER_POLARITY_POSEDGE);
- Flexio_Uart_Ip_SetPinShifterControl(Base,
- TX_SHIFTER(Channel),
- DataPin,
- FLEXIO_PIN_POLARITY_HIGH,
- FLEXIO_PIN_CONFIG_OUTPUT);
-
- Flexio_Uart_Ip_SetTimerCompare(Base, TX_TIMER(Channel), (uint16)((((uint16)(Bits << 1U) - 1U) << 8U) + Divider));
-
- Flexio_Uart_Ip_SetTimerConfig(Base,
- TX_TIMER(Channel),
- FLEXIO_TIMER_RESET_NEVER,
- TimerDec,
- FLEXIO_TIMER_INITOUT_ONE);
- Flexio_Uart_Ip_SetTimerStartStopBitConfig(Base,
- TX_TIMER(Channel),
- FLEXIO_TIMER_START_BIT_ENABLED,
- FLEXIO_TIMER_STOP_BIT_TIM_DIS);
- Flexio_Uart_Ip_SetTimerCondition(Base,
- TX_TIMER(Channel),
- FLEXIO_TIMER_ENABLE_TRG_HIGH,
- FLEXIO_TIMER_DISABLE_TIM_CMP);
- Flexio_Uart_Ip_SetTimerControl(Base,
- TX_TIMER(Channel),
- FLEXIO_TIMER_MODE_DISABLED);
- Flexio_Uart_Ip_SetTimerTrigger(Base,
- TX_TIMER(Channel),
- (uint8)((uint8)(TX_SHIFTER(Channel) << 2U) + 1U),
- FLEXIO_TRIGGER_POLARITY_LOW,
- FLEXIO_TRIGGER_SOURCE_INTERNAL);
- Flexio_Uart_Ip_SetPinTimerControl(Base,
- TX_TIMER(Channel),
- 0U,
- FLEXIO_PIN_POLARITY_HIGH,
- FLEXIO_PIN_CONFIG_DISABLED);
- }
- static void Flexio_Uart_Ip_ConfigureRx(const uint8 Channel,
- const Flexio_Uart_Ip_BitCountPerCharType BitCount,
- const uint8 Divider,
- const uint8 DataPin,
- const Flexio_Uart_Ip_TimerDecrementType TimerDec)
- {
- FLEXIO_Type *Base;
- uint16 Bits;
- Base = Flexio_Uart_Ip_apBases[FLEXIO_HW_INSTANCE];
- Bits = (uint16)BitCount;
-
- Flexio_Uart_Ip_SetShifterConfig(Base,
- RX_SHIFTER(Channel),
- FLEXIO_SHIFTER_START_BIT_0,
- FLEXIO_SHIFTER_STOP_BIT_1,
- FLEXIO_SHIFTER_SOURCE_PIN);
- Flexio_Uart_Ip_SetShifterControl(Base,
- RX_SHIFTER(Channel),
- FLEXIO_SHIFTER_MODE_DISABLED,
- RX_TIMER(Channel),
- FLEXIO_TIMER_POLARITY_NEGEDGE);
- Flexio_Uart_Ip_SetPinShifterControl(Base,
- RX_SHIFTER(Channel),
- DataPin,
- FLEXIO_PIN_POLARITY_HIGH,
- FLEXIO_PIN_CONFIG_DISABLED);
-
- Flexio_Uart_Ip_SetTimerCompare(Base, RX_TIMER(Channel), (uint16)((((uint16)(Bits << 1U) - 1U) << 8U) + Divider));
-
- Flexio_Uart_Ip_SetTimerConfig(Base,
- RX_TIMER(Channel),
- FLEXIO_TIMER_RESET_PIN_RISING,
- TimerDec,
- FLEXIO_TIMER_INITOUT_ONE_RESET);
- Flexio_Uart_Ip_SetTimerStartStopBitConfig(Base,
- TX_TIMER(Channel),
- FLEXIO_TIMER_START_BIT_ENABLED,
- FLEXIO_TIMER_STOP_BIT_TIM_DIS);
- Flexio_Uart_Ip_SetTimerCondition(Base,
- TX_TIMER(Channel),
- FLEXIO_TIMER_ENABLE_PIN_POSEDGE,
- FLEXIO_TIMER_DISABLE_TIM_CMP);
- Flexio_Uart_Ip_SetTimerControl(Base,
- RX_TIMER(Channel),
- FLEXIO_TIMER_MODE_DISABLED);
- Flexio_Uart_Ip_SetTimerTrigger(Base,
- TX_TIMER(Channel),
- 0U,
- FLEXIO_TRIGGER_POLARITY_HIGH,
- FLEXIO_TRIGGER_SOURCE_EXTERNAL);
- Flexio_Uart_Ip_SetPinTimerControl(Base,
- TX_TIMER(Channel),
- DataPin,
- FLEXIO_PIN_POLARITY_LOW,
- FLEXIO_PIN_CONFIG_DISABLED);
- }
- static void Flexio_Uart_Ip_EndTransfer(const uint8 Channel)
- {
- FLEXIO_Type *Base;
- Flexio_Uart_Ip_StateStructureType * UartState;
- const Flexio_Uart_Ip_UserConfigType *UartUserCfg;
- UartState = (Flexio_Uart_Ip_StateStructureType *)Flexio_Uart_Ip_apStateStructuresArray[Channel];
- UartUserCfg = Flexio_Uart_Ip_apUserConfig[Channel];
- Base = Flexio_Uart_Ip_apBases[FLEXIO_HW_INSTANCE];
-
- switch (UartUserCfg->DriverType)
- {
- case FLEXIO_UART_IP_DRIVER_TYPE_INTERRUPTS:
-
- Flexio_Uart_Ip_SetShifterInterrupt(Channel, FALSE);
-
- Flexio_Mcl_Ip_SetTimerInterrupt(Base, (uint8)(1U << TX_TIMER(Channel)), FALSE);
- break;
- case FLEXIO_UART_IP_DRIVER_TYPE_DMA:
-
- Flexio_Mcl_Ip_SetTimerInterrupt(Base, (uint8)(1U << TX_TIMER(Channel)), FALSE);
-
- Flexio_Mcl_Ip_SetShifterDMARequest(Base, (uint8)(1U << TX_SHIFTER(Channel)), FALSE);
- break;
- default:
-
- break;
- }
- UartState->RemainingBytes = 0U;
- UartState->DriverIdle = FALSE;
- }
- static void Flexio_Uart_Ip_StopTransfer(const uint8 Channel)
- {
- FLEXIO_Type *Base;
- const Flexio_Uart_Ip_UserConfigType *UartUserCfg;
- UartUserCfg = Flexio_Uart_Ip_apUserConfig[Channel];
- Base = Flexio_Uart_Ip_apBases[FLEXIO_HW_INSTANCE];
- const Flexio_Uart_Ip_StateStructureType * UartState;
- uint32 StartTime;
- uint32 TimeoutTicks;
- uint32 ElapsedTicks = 0;
- UartState = (Flexio_Uart_Ip_StateStructureType *)Flexio_Uart_Ip_apStateStructuresArray[Channel];
-
- Flexio_Uart_Ip_EndTransfer(Channel);
- if (FLEXIO_UART_IP_STATUS_ABORTED == UartState->Status)
- {
- Flexio_Uart_Ip_StartTimeout(&StartTime, &TimeoutTicks, FLEXIO_UART_IP_TIMEOUT_VALUE_US, FLEXIO_UART_IP_TIMEOUT_TYPE);
- while (!Flexio_Mcl_Ip_GetTimerStatus(Base, TX_TIMER(Channel)) && \
- !Flexio_Uart_Ip_CheckTimeout(&StartTime, &ElapsedTicks, TimeoutTicks, FLEXIO_UART_IP_TIMEOUT_TYPE))
- {}
- }
-
- Flexio_Uart_Ip_SetTimerMode(Base, TX_TIMER(Channel), FLEXIO_TIMER_MODE_DISABLED);
- Flexio_Uart_Ip_SetShifterMode(Base, TX_SHIFTER(Channel), FLEXIO_SHIFTER_MODE_DISABLED);
-
- Flexio_Mcl_Ip_ClearShifterErrorStatus(Base, TX_SHIFTER(Channel));
-
- if (FLEXIO_UART_IP_DIRECTION_TX == UartUserCfg->Direction)
- {
-
- Flexio_Uart_Ip_SetShifterStartBit(Base, TX_SHIFTER(Channel), FLEXIO_SHIFTER_START_BIT_0);
- Flexio_Uart_Ip_SetShifterMode(Base, TX_SHIFTER(Channel), FLEXIO_SHIFTER_MODE_TRANSMIT);
- }
- }
- static void Flexio_Uart_Ip_WriteData(const uint8 Channel)
- {
- FLEXIO_Type *Base;
- const Flexio_Uart_Ip_UserConfigType *UartUserCfg;
- Flexio_Uart_Ip_StateStructureType * UartState;
- uint32 Data32b = 0UL;
- UartUserCfg = Flexio_Uart_Ip_apUserConfig[Channel];
- UartState = (Flexio_Uart_Ip_StateStructureType *)Flexio_Uart_Ip_apStateStructuresArray[Channel];
- FLEXIO_UART_IP_DEV_ASSERT(UartState->TxData != NULL_PTR);
- Base = Flexio_Uart_Ip_apBases[FLEXIO_HW_INSTANCE];
-
- if (FLEXIO_UART_IP_8_BITS_PER_CHAR == UartUserCfg->BitCount)
- {
- Data32b = (uint32)(*UartState->TxData);
- UartState->TxData++;
- UartState->RemainingBytes -= 1U;
- }
-
- Flexio_Uart_Ip_WriteShifterBuffer(Base, TX_SHIFTER(Channel), Data32b);
- }
- static void Flexio_Uart_Ip_CheckTxOperation(const uint8 Channel,
- const uint8 ShifterMaskFlag,
- const uint8 TimerMaskFlag)
- {
- FLEXIO_Type *Base;
- Flexio_Uart_Ip_StateStructureType * UartState;
- const Flexio_Uart_Ip_UserConfigType *UartUserCfg;
- UartState = (Flexio_Uart_Ip_StateStructureType *)Flexio_Uart_Ip_apStateStructuresArray[Channel];
- UartUserCfg = Flexio_Uart_Ip_apUserConfig[Channel];
- Base = Flexio_Uart_Ip_apBases[FLEXIO_HW_INSTANCE];
- uint32 ResourceMask = (1UL << Channel);
- boolean IsReturn = FALSE;
-
-
- if (0U == UartState->RemainingBytes)
- {
- if (((uint32)TimerMaskFlag & ResourceMask) != 0U)
- {
-
- if (!Flexio_Uart_Ip_GetTimerInterrupt(Base,TX_TIMER(Channel)))
- {
-
- Flexio_Mcl_Ip_ClearTimerStatus(Base, TX_TIMER(Channel));
- IsReturn = TRUE;
- }
- if(!IsReturn)
- {
- UartState->TxFlush--;
- if (0U == UartState->TxFlush)
- {
-
- Flexio_Mcl_Ip_ClearShifterStatus(Base, TX_SHIFTER(Channel));
-
-
- if (FLEXIO_UART_IP_STATUS_BUSY == UartState->Status)
- {
- UartState->Status = FLEXIO_UART_IP_STATUS_SUCCESS;
- }
- Flexio_Uart_Ip_StopTransfer(Channel);
-
- if (UartUserCfg->Callback != NULL_PTR)
- {
- UartUserCfg->Callback(Channel, FLEXIO_UART_IP_EVENT_END_TRANSFER, UartUserCfg->CallbackParam);
- }
- }
- else if (Flexio_Mcl_Ip_GetShifterStatus(Base, TX_SHIFTER(Channel)))
- {
-
-
- Flexio_Uart_Ip_SetShifterStartBit(Base, TX_SHIFTER(Channel), FLEXIO_SHIFTER_START_BIT_1);
-
- Flexio_Uart_Ip_WriteShifterBuffer(Base, TX_SHIFTER(Channel), 0xFFFFFFFFUL);
- }
- else
- {
-
- }
- }
- }
- }
-
- else if ((((uint32)ShifterMaskFlag & ResourceMask) != 0U) && (UartState->RemainingBytes > 0U))
- {
-
- if (!Flexio_Uart_Ip_GetShifterInterrupt(Base, TX_SHIFTER(Channel)))
- {
-
- Flexio_Mcl_Ip_ClearShifterStatus(Base, TX_SHIFTER(Channel));
- }
- else
- {
- Flexio_Uart_Ip_WriteData(Channel);
- Flexio_Uart_Ip_CheckCompleteTransferData(Channel);
- }
- }
- else
- {
-
- }
- }
- static void Flexio_Uart_Ip_CheckCompleteTransferData(const uint8 Channel)
- {
- FLEXIO_Type *Base;
- const Flexio_Uart_Ip_StateStructureType * UartState;
- const Flexio_Uart_Ip_UserConfigType *UartUserCfg;
- UartState = (Flexio_Uart_Ip_StateStructureType *)Flexio_Uart_Ip_apStateStructuresArray[Channel];
- UartUserCfg = Flexio_Uart_Ip_apUserConfig[Channel];
- Base = Flexio_Uart_Ip_apBases[FLEXIO_HW_INSTANCE];
- if (0U == UartState->RemainingBytes)
- {
-
- if (UartUserCfg->Callback != NULL_PTR)
- {
- UartUserCfg->Callback(Channel, FLEXIO_UART_IP_EVENT_TX_EMPTY, UartUserCfg->CallbackParam);
- }
- }
- if (0U == UartState->RemainingBytes)
- {
-
-
- Flexio_Mcl_Ip_ClearTimerStatus(Base, TX_TIMER(Channel));
- if (FLEXIO_UART_IP_DRIVER_TYPE_INTERRUPTS == UartUserCfg->DriverType)
- {
-
- Flexio_Mcl_Ip_SetShifterInterrupt(Base, (uint8)(1U << TX_SHIFTER(Channel)), FALSE);
-
- Flexio_Mcl_Ip_SetTimerInterrupt(Base, (uint8)(1U << TX_TIMER(Channel)), TRUE);
- }
- }
- }
- static void Flexio_Uart_Ip_ReadData(const uint8 Channel)
- {
- const FLEXIO_Type *Base;
- uint32 Data32b;
- Flexio_Uart_Ip_StateStructureType * UartState;
- const Flexio_Uart_Ip_UserConfigType *UartUserCfg;
- UartState = (Flexio_Uart_Ip_StateStructureType *)Flexio_Uart_Ip_apStateStructuresArray[Channel];
- UartUserCfg = Flexio_Uart_Ip_apUserConfig[Channel];
- FLEXIO_UART_IP_DEV_ASSERT(UartState->RemainingBytes > 0U);
- FLEXIO_UART_IP_DEV_ASSERT(UartState->RxData != NULL_PTR);
- Base = Flexio_Uart_Ip_apBases[FLEXIO_HW_INSTANCE];
-
- Data32b = Flexio_Uart_Ip_ReadShifterBuffer(Base, RX_SHIFTER(Channel));
- Data32b >>= 32U - (uint32)(UartUserCfg->BitCount);
- if (FLEXIO_UART_IP_8_BITS_PER_CHAR == UartUserCfg->BitCount)
- {
- *UartState->RxData = (uint8)Data32b;
-
- UartState->RxData ++;
- UartState->RemainingBytes -= 1U;
- }
- }
- static void Flexio_Uart_Ip_CheckRxOperation(const uint8 Channel,
- const uint8 ShifterMaskFlag,
- const uint8 ShifterErrMaskFlag)
- {
- FLEXIO_Type * Base;
- Flexio_Uart_Ip_StateStructureType * UartState;
- const Flexio_Uart_Ip_UserConfigType *UartUserCfg;
- UartState = (Flexio_Uart_Ip_StateStructureType *)Flexio_Uart_Ip_apStateStructuresArray[Channel];
- UartUserCfg = Flexio_Uart_Ip_apUserConfig[Channel];
- Base = Flexio_Uart_Ip_apBases[FLEXIO_HW_INSTANCE];
- uint32 ResourceMask = (1UL << Channel);
- boolean IsReturn = FALSE;
-
- if (((uint32)ShifterErrMaskFlag & ResourceMask) != 0U)
- {
-
- if (!Flexio_Uart_Ip_GetShifterErrorInterrupt(Base, RX_SHIFTER(Channel)))
- {
-
- Flexio_Mcl_Ip_ClearShifterErrorStatus(Base, RX_SHIFTER(Channel));
- IsReturn = TRUE;
- }
- else
- {
- UartState->Status = FLEXIO_UART_IP_STATUS_RX_OVERRUN;
- UartState->RemainingBytes = 0U;
-
- if (UartUserCfg->Callback != NULL_PTR)
- {
- UartUserCfg->Callback(Channel, FLEXIO_UART_IP_EVENT_ERROR, UartUserCfg->CallbackParam);
- }
-
- }
- }
-
- else if ((((uint32)ShifterMaskFlag & ResourceMask) != 0U))
- {
-
- if (!Flexio_Uart_Ip_GetShifterInterrupt(Base, RX_SHIFTER(Channel)))
- {
-
- Flexio_Mcl_Ip_ClearShifterStatus(Base, RX_SHIFTER(Channel));
- IsReturn = TRUE;;
- }
- else
- {
- Flexio_Uart_Ip_ReadData(Channel);
- if (0U == UartState->RemainingBytes)
- {
-
- if (UartUserCfg->Callback != NULL_PTR)
- {
- UartUserCfg->Callback(Channel, FLEXIO_UART_IP_EVENT_RX_FULL, UartUserCfg->CallbackParam);
- }
- }
- }
- }
- else
- {
-
- }
-
- if ((0U == UartState->RemainingBytes) && (!IsReturn))
- {
-
- if (FLEXIO_UART_IP_STATUS_BUSY == UartState->Status)
- {
- UartState->Status = FLEXIO_UART_IP_STATUS_SUCCESS;
- }
-
- Flexio_Mcl_Ip_ClearShifterStatus(Base, RX_SHIFTER(Channel));
-
- Flexio_Uart_Ip_StopTransfer(Channel);
-
- if (UartUserCfg->Callback != NULL_PTR)
- {
- UartUserCfg->Callback(Channel, FLEXIO_UART_IP_EVENT_END_TRANSFER, UartUserCfg->CallbackParam);
- }
- }
- }
- static void Flexio_Uart_Ip_CheckShifterErrorStatus(const uint8 Channel)
- {
- FLEXIO_Type * Base;
- Flexio_Uart_Ip_StateStructureType * UartState;
- Base = Flexio_Uart_Ip_apBases[FLEXIO_HW_INSTANCE];
- UartState = (Flexio_Uart_Ip_StateStructureType *)Flexio_Uart_Ip_apStateStructuresArray[Channel];
- if (Flexio_Mcl_Ip_GetShifterErrorStatus(Base, RX_SHIFTER(Channel)))
- {
- UartState->Status = FLEXIO_UART_IP_STATUS_ERROR;
- Flexio_Mcl_Ip_ClearShifterErrorStatus(Base, RX_SHIFTER(Channel));
- }
- }
- static void Flexio_Uart_Ip_SetShifterInterrupt(const uint8 Channel, boolean Enable)
- {
- FLEXIO_Type * Base;
- Base = Flexio_Uart_Ip_apBases[FLEXIO_HW_INSTANCE];
- Flexio_Mcl_Ip_SetShifterInterrupt(Base, (uint8)(1U << Channel), Enable);
- Flexio_Mcl_Ip_SetShifterErrorInterrupt(Base, (uint8)(1U << Channel), Enable);
- }
- static void Flexio_Uart_Ip_SetupReceiveData(const uint8 Channel)
- {
-
- Flexio_Uart_Ip_SetShifterInterrupt(Channel, FALSE);
-
- Flexio_Uart_Ip_EnableReceiver(Channel);
- }
- static void Flexio_Uart_Ip_EnableReceiver(const uint8 Channel)
- {
- FLEXIO_Type * Base;
- Base = Flexio_Uart_Ip_apBases[FLEXIO_HW_INSTANCE];
-
- Flexio_Mcl_Ip_ClearShifterStatus(Base, RX_SHIFTER(Channel));
- Flexio_Uart_Ip_SetShifterMode(Base, RX_SHIFTER(Channel), FLEXIO_SHIFTER_MODE_RECEIVE);
- Flexio_Uart_Ip_SetTimerMode(Base, RX_TIMER(Channel), FLEXIO_TIMER_MODE_8BIT_BAUD);
- }
- #if (FLEXIO_UART_IP_HAS_DMA_ENABLED == STD_ON)
- static Flexio_Uart_Ip_StatusType Flexio_Uart_Ip_StartSendDataUsingDma(uint8 Channel,
- const uint8 * TxData,
- uint32 TxSize)
- {
- Flexio_Uart_Ip_StateStructureType * UartState;
- const Flexio_Uart_Ip_UserConfigType *UserConfig;
- FLEXIO_Type * Base;
- Dma_Ip_LogicChannelTransferListType DmaTransferList[FLEXIO_UART_DMA_CONFIG_LIST_DIMENSION];
- Dma_Ip_ReturnType DmaReturnStatus;
- UartState = (Flexio_Uart_Ip_StateStructureType *)Flexio_Uart_Ip_apStateStructuresArray[Channel];
- UserConfig = Flexio_Uart_Ip_apUserConfig[Channel];
- Base = Flexio_Uart_Ip_apBases[FLEXIO_HW_INSTANCE];
-
- DmaTransferList[0].Param = DMA_IP_CH_SET_SOURCE_ADDRESS;
- DmaTransferList[0].Value = (uint32)TxData;
- DmaTransferList[1].Param = DMA_IP_CH_SET_DESTINATION_ADDRESS;
- DmaTransferList[1].Value = FLEXIO_UART_IP_LSBW_ADDR(Base->SHIFTBUF[Channel]);
- DmaTransferList[2].Param = DMA_IP_CH_SET_SOURCE_SIGNED_OFFSET;
- DmaTransferList[2].Value = 1;
- DmaTransferList[3].Param = DMA_IP_CH_SET_DESTINATION_SIGNED_OFFSET;
- DmaTransferList[3].Value = 0;
- DmaTransferList[4].Param = DMA_IP_CH_SET_MAJORLOOP_COUNT;
- DmaTransferList[4].Value = TxSize;
- DmaTransferList[5].Param = DMA_IP_CH_SET_MINORLOOP_SIZE;
- DmaTransferList[5].Value = 1;
- DmaTransferList[6].Param = DMA_IP_CH_SET_DESTINATION_TRANSFER_SIZE;
- DmaTransferList[6].Value = DMA_IP_TRANSFER_SIZE_1_BYTE;
- DmaTransferList[7].Param = DMA_IP_CH_SET_SOURCE_TRANSFER_SIZE;
- DmaTransferList[7].Value = DMA_IP_TRANSFER_SIZE_1_BYTE;
- DmaTransferList[8].Param = DMA_IP_CH_SET_CONTROL_EN_MAJOR_INTERRUPT;
- DmaTransferList[8].Value = 1;
- DmaTransferList[9].Param = DMA_IP_CH_SET_CONTROL_DIS_AUTO_REQUEST;
- DmaTransferList[9].Value = 1;
-
- UartState->TxData = TxData;
- UartState->RemainingBytes = 0U;
- UartState->Status = FLEXIO_UART_IP_STATUS_BUSY;
-
- DmaReturnStatus = Dma_Ip_SetLogicChannelTransferList(UserConfig->DmaChannel, DmaTransferList, FLEXIO_UART_DMA_CONFIG_LIST_DIMENSION);
- FLEXIO_UART_IP_DEV_ASSERT(DMA_IP_STATUS_SUCCESS == DmaReturnStatus);
-
- DmaReturnStatus = Dma_Ip_SetLogicChannelCommand(UserConfig->DmaChannel, DMA_IP_CH_SET_HARDWARE_REQUEST);
- FLEXIO_UART_IP_DEV_ASSERT(DMA_IP_STATUS_SUCCESS == DmaReturnStatus);
-
- Flexio_Mcl_Ip_SetShifterDMARequest(Base, (uint8)(1U << TX_SHIFTER(Channel)), TRUE);
- return FLEXIO_UART_IP_STATUS_SUCCESS;
- }
- static Flexio_Uart_Ip_StatusType Flexio_Uart_Ip_StartReceiveDataUsingDma(uint8 Channel,
- uint8 * RxBuff,
- uint32 RxSize)
- {
- Flexio_Uart_Ip_StateStructureType * UartState;
- const Flexio_Uart_Ip_UserConfigType *UserConfig;
- FLEXIO_Type * Base;
- Dma_Ip_LogicChannelTransferListType DmaTransferList[FLEXIO_UART_DMA_CONFIG_LIST_DIMENSION];
- Dma_Ip_ReturnType DmaReturnStatus;
- UartState = (Flexio_Uart_Ip_StateStructureType *)Flexio_Uart_Ip_apStateStructuresArray[Channel];
- UserConfig = Flexio_Uart_Ip_apUserConfig[Channel];
- Base = Flexio_Uart_Ip_apBases[FLEXIO_HW_INSTANCE];
-
- DmaTransferList[0].Param = DMA_IP_CH_SET_SOURCE_ADDRESS;
- DmaTransferList[0].Value = FLEXIO_UART_IP_LSBW_ADDR(Base->SHIFTBUF[Channel]) + 3U;
- DmaTransferList[1].Param = DMA_IP_CH_SET_DESTINATION_ADDRESS;
- DmaTransferList[1].Value = (uint32)RxBuff;
- DmaTransferList[2].Param = DMA_IP_CH_SET_SOURCE_SIGNED_OFFSET;
- DmaTransferList[2].Value = 0;
- DmaTransferList[3].Param = DMA_IP_CH_SET_DESTINATION_SIGNED_OFFSET;
- DmaTransferList[3].Value = 1;
- DmaTransferList[4].Param = DMA_IP_CH_SET_MAJORLOOP_COUNT;
- DmaTransferList[4].Value = RxSize;
- DmaTransferList[5].Param = DMA_IP_CH_SET_MINORLOOP_SIZE;
- DmaTransferList[5].Value = 1;
- DmaTransferList[6].Param = DMA_IP_CH_SET_DESTINATION_TRANSFER_SIZE;
- DmaTransferList[6].Value = DMA_IP_TRANSFER_SIZE_1_BYTE;
- DmaTransferList[7].Param = DMA_IP_CH_SET_SOURCE_TRANSFER_SIZE;
- DmaTransferList[7].Value = DMA_IP_TRANSFER_SIZE_1_BYTE;
- DmaTransferList[8].Param = DMA_IP_CH_SET_CONTROL_EN_MAJOR_INTERRUPT;
- DmaTransferList[8].Value = 1;
- DmaTransferList[9].Param = DMA_IP_CH_SET_CONTROL_DIS_AUTO_REQUEST;
- DmaTransferList[9].Value = 1;
-
- UartState->RxData = RxBuff;
- UartState->RemainingBytes = 0U;
- UartState->Status = FLEXIO_UART_IP_STATUS_BUSY;
-
- DmaReturnStatus = Dma_Ip_SetLogicChannelTransferList(UserConfig->DmaChannel, DmaTransferList, FLEXIO_UART_DMA_CONFIG_LIST_DIMENSION);
- FLEXIO_UART_IP_DEV_ASSERT(DMA_IP_STATUS_SUCCESS == DmaReturnStatus);
-
- DmaReturnStatus = Dma_Ip_SetLogicChannelCommand(UserConfig->DmaChannel, DMA_IP_CH_SET_HARDWARE_REQUEST);
- FLEXIO_UART_IP_DEV_ASSERT(DMA_IP_STATUS_SUCCESS == DmaReturnStatus);
-
- Flexio_Mcl_Ip_SetShifterDMARequest(Base, (uint8)(1U << RX_SHIFTER(Channel)), TRUE);
- return FLEXIO_UART_IP_STATUS_SUCCESS;
- }
- #endif
- void Flexio_Uart_Ip_Init(const uint8 Channel,
- const Flexio_Uart_Ip_UserConfigType * UserConfig)
- {
- Flexio_Uart_Ip_StateStructureType *UartStatePtr;
- UartStatePtr = UserConfig->StateStruct;
- FLEXIO_UART_IP_DEV_ASSERT(NULL_PTR == Flexio_Uart_Ip_apStateStructuresArray[Channel]);
- FLEXIO_UART_IP_DEV_ASSERT(Channel < FLEXIO_UART_IP_NUMBER_OF_SHIFTER_AND_TIMER);
- FLEXIO_UART_IP_DEV_ASSERT(Channel == UserConfig->Channel);
- Flexio_Uart_Ip_apStateStructuresArray[Channel] = UserConfig->StateStruct;
- Flexio_Uart_Ip_apUserConfig[Channel] = UserConfig;
-
- UartStatePtr->RxData = NULL_PTR;
- UartStatePtr->TxData = NULL_PTR;
- UartStatePtr->RemainingBytes = 0U;
- UartStatePtr->BaudRate = UserConfig->BaudRate;
- UartStatePtr->Status = FLEXIO_UART_IP_STATUS_SUCCESS;
- UartStatePtr->DriverIdle = FALSE;
- if (FLEXIO_UART_IP_DIRECTION_TX == UserConfig->Direction)
- {
-
- Flexio_Uart_Ip_ConfigureTx(Channel,
- UserConfig->BitCount,
- UserConfig->Divider,
- UserConfig->DataPin,
- UserConfig->TimerDec);
- }
- else
- {
-
- Flexio_Uart_Ip_ConfigureRx(Channel,
- UserConfig->BitCount,
- UserConfig->Divider,
- UserConfig->DataPin,
- UserConfig->TimerDec);
- }
- }
- void Flexio_Uart_Ip_GetBaudRate(const uint8 Channel, uint32 * BaudRate)
- {
- FLEXIO_UART_IP_DEV_ASSERT(Channel < FLEXIO_UART_IP_NUMBER_OF_SHIFTER_AND_TIMER);
- FLEXIO_UART_IP_DEV_ASSERT(BaudRate != NULL_PTR);
- const Flexio_Uart_Ip_StateStructureType * UartState;
- UartState = (Flexio_Uart_Ip_StateStructureType *)Flexio_Uart_Ip_apStateStructuresArray[Channel];
- *BaudRate = UartState->BaudRate;
- }
- void Flexio_Uart_Ip_Deinit(const uint8 Channel)
- {
- FLEXIO_UART_IP_DEV_ASSERT(Channel < FLEXIO_UART_IP_NUMBER_OF_SHIFTER_AND_TIMER);
- uint32 StartTime;
- uint32 TimeoutTicks;
- uint32 ElapsedTicks = 0;
- FLEXIO_Type *Base;
- Base = Flexio_Uart_Ip_apBases[FLEXIO_HW_INSTANCE];
- FLEXIO_UART_IP_DEV_ASSERT(Flexio_Uart_Ip_apStateStructuresArray[Channel] != NULL_PTR);
- Flexio_Uart_Ip_StartTimeout(&StartTime, &TimeoutTicks, FLEXIO_UART_IP_TIMEOUT_VALUE_US, FLEXIO_UART_IP_TIMEOUT_TYPE);
-
- while ((FLEXIO_UART_IP_STATUS_BUSY == Flexio_Uart_Ip_GetStatus(Channel, NULL_PTR)) && \
- !Flexio_Uart_Ip_CheckTimeout(&StartTime, &ElapsedTicks, TimeoutTicks, FLEXIO_UART_IP_TIMEOUT_TYPE))
- {}
-
- Flexio_Uart_Ip_apStateStructuresArray[Channel] = NULL_PTR;
-
- Flexio_Uart_Ip_SetShifterInterrupt(Channel, FALSE);
-
- Flexio_Mcl_Ip_SetSoftwareReset(Base, TRUE);
-
- Flexio_Mcl_Ip_SetSoftwareReset(Base, FALSE);
- }
-
- Flexio_Uart_Ip_StatusType Flexio_Uart_Ip_AsyncSend(const uint8 Channel,
- const uint8 * TxBuff,
- const uint32 TxSize)
- {
- FLEXIO_UART_IP_DEV_ASSERT(Channel < FLEXIO_UART_IP_NUMBER_OF_SHIFTER_AND_TIMER);
- FLEXIO_Type *Base;
- Flexio_Uart_Ip_StateStructureType * UartState;
- const Flexio_Uart_Ip_UserConfigType *UartUserCfg;
- UartState = (Flexio_Uart_Ip_StateStructureType *)Flexio_Uart_Ip_apStateStructuresArray[Channel];
- UartUserCfg = Flexio_Uart_Ip_apUserConfig[Channel];
- Flexio_Uart_Ip_StatusType RetStatus = FLEXIO_UART_IP_STATUS_ERROR;
- FLEXIO_UART_IP_DEV_ASSERT(UartState != NULL_PTR);
- FLEXIO_UART_IP_DEV_ASSERT(TxBuff != NULL_PTR);
- FLEXIO_UART_IP_DEV_ASSERT(TxSize > 0U);
- FLEXIO_UART_IP_DEV_ASSERT(FLEXIO_UART_IP_DIRECTION_TX == UartUserCfg->Direction);
-
- FLEXIO_UART_IP_DEV_ASSERT((UartUserCfg->BitCount <= FLEXIO_UART_IP_8_BITS_PER_CHAR) || ((TxSize & 1U) == 0U));
-
- SchM_Enter_Uart_UART_EXCLUSIVE_AREA_04();
- if (UartState->DriverIdle)
- {
- SchM_Exit_Uart_UART_EXCLUSIVE_AREA_04();
- RetStatus = FLEXIO_UART_IP_STATUS_BUSY;
- }
- else
- {
- UartState->DriverIdle = TRUE;
- SchM_Exit_Uart_UART_EXCLUSIVE_AREA_04();
- Base = Flexio_Uart_Ip_apBases[FLEXIO_HW_INSTANCE];
- UartState->TxData = TxBuff;
- UartState->RemainingBytes = TxSize;
- UartState->Status = FLEXIO_UART_IP_STATUS_BUSY;
-
- UartState->TxFlush = (uint8)((1U == TxSize) ? 1U : 2U);
-
- Flexio_Uart_Ip_SetTimerMode(Base, TX_TIMER(Channel), FLEXIO_TIMER_MODE_8BIT_BAUD);
-
- switch (UartUserCfg->DriverType)
- {
- case FLEXIO_UART_IP_DRIVER_TYPE_INTERRUPTS:
-
- Flexio_Uart_Ip_SetShifterInterrupt(Channel, TRUE);
- RetStatus = FLEXIO_UART_IP_STATUS_SUCCESS;
- break;
- #if (FLEXIO_UART_IP_HAS_DMA_ENABLED == STD_ON)
- case FLEXIO_UART_IP_DRIVER_TYPE_DMA:
- RetStatus = Flexio_Uart_Ip_StartSendDataUsingDma(Channel, TxBuff, TxSize);
- break;
- #endif
- default:
-
- break;
- }
- }
- return RetStatus;
- }
- Flexio_Uart_Ip_StatusType Flexio_Uart_Ip_GetStatus(const uint8 Channel, uint32 *BytesRemaining)
- {
- FLEXIO_UART_IP_DEV_ASSERT(Channel < FLEXIO_UART_IP_NUMBER_OF_SHIFTER_AND_TIMER);
- const Flexio_Uart_Ip_StateStructureType * UartState;
- const Flexio_Uart_Ip_UserConfigType *UartUserCfg;
- UartState = (Flexio_Uart_Ip_StateStructureType *)Flexio_Uart_Ip_apStateStructuresArray[Channel];
- UartUserCfg = Flexio_Uart_Ip_apUserConfig[Channel];
- #if (FLEXIO_UART_IP_HAS_DMA_ENABLED == STD_ON)
- const Dma_Ip_LogicChannelInfoParamType DmaLogicChnParam = DMA_IP_CH_GET_CURRENT_ITER_COUNT;
- #endif
- FLEXIO_UART_IP_DEV_ASSERT(UartState != NULL_PTR);
- if (BytesRemaining != NULL_PTR)
- {
- if (UartState->DriverIdle)
- {
-
- if (FLEXIO_UART_IP_DRIVER_TYPE_INTERRUPTS == UartUserCfg->DriverType)
- {
- *BytesRemaining = UartState->RemainingBytes;
- }
- #if (FLEXIO_UART_IP_HAS_DMA_ENABLED == STD_ON)
- else
- {
-
- (void)Dma_Ip_GetLogicChannelParam(UartUserCfg->DmaChannel, DmaLogicChnParam, BytesRemaining);
- }
- #endif
- }
- else
- {
- *BytesRemaining = 0;
- }
- }
- return UartState->Status;
- }
- Flexio_Uart_Ip_StatusType Flexio_Uart_Ip_SyncSend(const uint8 Channel,
- const uint8 * TxBuff,
- const uint32 TxSize,
- const uint32 Timeout)
- {
- FLEXIO_UART_IP_DEV_ASSERT(Channel < FLEXIO_UART_IP_NUMBER_OF_SHIFTER_AND_TIMER);
- FLEXIO_UART_IP_DEV_ASSERT(TxBuff != NULL_PTR);
- FLEXIO_UART_IP_DEV_ASSERT(TxSize > 0U);
- FLEXIO_Type *Base;
- uint32 StartTime;
- uint32 TimeoutTicks;
- uint32 ElapsedTicks = 0;
- Flexio_Uart_Ip_StateStructureType * UartState;
- const Flexio_Uart_Ip_UserConfigType *UartUserCfg;
- Flexio_Uart_Ip_StatusType RetStatus = FLEXIO_UART_IP_STATUS_ERROR;
- UartState = (Flexio_Uart_Ip_StateStructureType *)Flexio_Uart_Ip_apStateStructuresArray[Channel];
- UartUserCfg = Flexio_Uart_Ip_apUserConfig[Channel];
- Base = Flexio_Uart_Ip_apBases[FLEXIO_HW_INSTANCE];
- FLEXIO_UART_IP_DEV_ASSERT(UartState != NULL_PTR);
- FLEXIO_UART_IP_DEV_ASSERT(FLEXIO_UART_IP_DIRECTION_TX == UartUserCfg->Direction);
-
- FLEXIO_UART_IP_DEV_ASSERT((UartUserCfg->BitCount <= FLEXIO_UART_IP_8_BITS_PER_CHAR) || ((TxSize & 1U) == 0U));
-
- SchM_Enter_Uart_UART_EXCLUSIVE_AREA_05();
- if (UartState->DriverIdle)
- {
- SchM_Exit_Uart_UART_EXCLUSIVE_AREA_05();
- RetStatus = FLEXIO_UART_IP_STATUS_BUSY;
- }
- else
- {
- UartState->DriverIdle = TRUE;
- SchM_Exit_Uart_UART_EXCLUSIVE_AREA_05();
- UartState->TxData = TxBuff;
- UartState->RemainingBytes = TxSize;
- UartState->Status = FLEXIO_UART_IP_STATUS_BUSY;
-
- Flexio_Uart_Ip_SetShifterInterrupt(Channel, FALSE);
-
- UartState->TxFlush = (uint8)((1U == TxSize) ? 1U : 2U);
-
- Flexio_Uart_Ip_SetTimerMode(Base, TX_TIMER(Channel), FLEXIO_TIMER_MODE_8BIT_BAUD);
- Flexio_Uart_Ip_StartTimeout(&StartTime, &TimeoutTicks, Timeout, FLEXIO_UART_IP_TIMEOUT_TYPE);
- while ((UartState->RemainingBytes > 0U) && \
- !Flexio_Uart_Ip_CheckTimeout(&StartTime, &ElapsedTicks, TimeoutTicks, FLEXIO_UART_IP_TIMEOUT_TYPE))
- {
- Flexio_Uart_Ip_WriteData(Channel);
- while (!Flexio_Mcl_Ip_GetShifterStatus(Base, Channel) && \
- !Flexio_Uart_Ip_CheckTimeout(&StartTime, &ElapsedTicks, TimeoutTicks, FLEXIO_UART_IP_TIMEOUT_TYPE))
- {}
- }
-
- if (Flexio_Uart_Ip_CheckTimeout(&StartTime, &ElapsedTicks, TimeoutTicks, FLEXIO_UART_IP_TIMEOUT_TYPE))
- {
- UartState->Status = FLEXIO_UART_IP_STATUS_TIMEOUT;
- }
-
- if (FLEXIO_UART_IP_STATUS_BUSY == UartState->Status)
- {
- UartState->Status = FLEXIO_UART_IP_STATUS_SUCCESS;
- }
-
- Flexio_Mcl_Ip_ClearTimerStatus(Base, TX_TIMER(Channel));
- UartState->DriverIdle = FALSE;
- RetStatus = UartState->Status;
- }
- return RetStatus;
- }
- Flexio_Uart_Ip_StatusType Flexio_Uart_Ip_AsyncReceive(const uint8 Channel,
- uint8 * RxBuff,
- const uint32 RxSize)
- {
- FLEXIO_UART_IP_DEV_ASSERT(Channel < FLEXIO_UART_IP_NUMBER_OF_SHIFTER_AND_TIMER);
- Flexio_Uart_Ip_StateStructureType * UartState;
- const Flexio_Uart_Ip_UserConfigType *UartUserCfg;
- UartState = (Flexio_Uart_Ip_StateStructureType *)Flexio_Uart_Ip_apStateStructuresArray[Channel];
- UartUserCfg = Flexio_Uart_Ip_apUserConfig[Channel];
- Flexio_Uart_Ip_StatusType RetStatus = FLEXIO_UART_IP_STATUS_ERROR;
- FLEXIO_UART_IP_DEV_ASSERT(UartState != NULL_PTR);
- FLEXIO_UART_IP_DEV_ASSERT(RxBuff != NULL_PTR);
- FLEXIO_UART_IP_DEV_ASSERT(RxSize > 0U);
- FLEXIO_UART_IP_DEV_ASSERT(FLEXIO_UART_IP_DIRECTION_RX == UartUserCfg->Direction);
-
- FLEXIO_UART_IP_DEV_ASSERT((UartUserCfg->BitCount <= FLEXIO_UART_IP_8_BITS_PER_CHAR) || ((RxSize & 1U) == 0U));
-
- SchM_Enter_Uart_UART_EXCLUSIVE_AREA_06();
- if (UartState->DriverIdle)
- {
- SchM_Exit_Uart_UART_EXCLUSIVE_AREA_06();
- RetStatus = FLEXIO_UART_IP_STATUS_BUSY;
- }
- else
- {
- UartState->DriverIdle = TRUE;
- SchM_Exit_Uart_UART_EXCLUSIVE_AREA_06();
- UartState->RxData = RxBuff;
- UartState->RemainingBytes = RxSize;
- UartState->Status = FLEXIO_UART_IP_STATUS_BUSY;
-
- Flexio_Uart_Ip_EnableReceiver(Channel);
-
- switch (UartUserCfg->DriverType)
- {
- case FLEXIO_UART_IP_DRIVER_TYPE_INTERRUPTS:
-
- Flexio_Uart_Ip_SetShifterInterrupt(Channel, TRUE);
- RetStatus = FLEXIO_UART_IP_STATUS_SUCCESS;
- break;
- #if (FLEXIO_UART_IP_HAS_DMA_ENABLED == STD_ON)
- case FLEXIO_UART_IP_DRIVER_TYPE_DMA:
- RetStatus = Flexio_Uart_Ip_StartReceiveDataUsingDma(Channel, RxBuff, RxSize);
- break;
- #endif
- default:
-
- break;
- }
- }
- return RetStatus;
- }
- Flexio_Uart_Ip_StatusType Flexio_Uart_Ip_SyncReceive(const uint8 Channel,
- uint8 * RxBuff,
- const uint32 RxSize,
- const uint32 Timeout)
- {
- FLEXIO_UART_IP_DEV_ASSERT(Channel < FLEXIO_UART_IP_NUMBER_OF_SHIFTER_AND_TIMER);
- FLEXIO_UART_IP_DEV_ASSERT(RxBuff != NULL_PTR);
- FLEXIO_UART_IP_DEV_ASSERT(RxSize > 0U);
- Flexio_Uart_Ip_StateStructureType * UartState;
- const Flexio_Uart_Ip_UserConfigType *UartUserCfg;
- uint32 StartTime;
- uint32 TimeoutTicks;
- uint32 ElapsedTicks = 0;
- FLEXIO_Type *Base;
- Base = Flexio_Uart_Ip_apBases[FLEXIO_HW_INSTANCE];
- Flexio_Uart_Ip_StatusType RetStatus = FLEXIO_UART_IP_STATUS_ERROR;
- UartState = (Flexio_Uart_Ip_StateStructureType *)Flexio_Uart_Ip_apStateStructuresArray[Channel];
- UartUserCfg = Flexio_Uart_Ip_apUserConfig[Channel];
- FLEXIO_UART_IP_DEV_ASSERT(UartState != NULL_PTR);
- FLEXIO_UART_IP_DEV_ASSERT(FLEXIO_UART_IP_DIRECTION_RX == UartUserCfg->Direction);
-
- FLEXIO_UART_IP_DEV_ASSERT((UartUserCfg->BitCount <= FLEXIO_UART_IP_8_BITS_PER_CHAR) || ((RxSize & 1U) == 0U));
-
- SchM_Enter_Uart_UART_EXCLUSIVE_AREA_07();
- if (UartState->DriverIdle)
- {
- SchM_Exit_Uart_UART_EXCLUSIVE_AREA_07();
- RetStatus = FLEXIO_UART_IP_STATUS_BUSY;
- }
- else
- {
- UartState->DriverIdle = TRUE;
- SchM_Exit_Uart_UART_EXCLUSIVE_AREA_07();
- UartState->RxData = RxBuff;
- UartState->RemainingBytes = RxSize;
- UartState->Status = FLEXIO_UART_IP_STATUS_BUSY;
- Flexio_Uart_Ip_SetupReceiveData(Channel);
- Flexio_Uart_Ip_StartTimeout(&StartTime, &TimeoutTicks, Timeout, FLEXIO_UART_IP_TIMEOUT_TYPE);
- while ((UartState->RemainingBytes > 0U) && \
- !Flexio_Uart_Ip_CheckTimeout(&StartTime, &ElapsedTicks, TimeoutTicks, FLEXIO_UART_IP_TIMEOUT_TYPE))
- {
- while (!Flexio_Mcl_Ip_GetShifterStatus(Base, Channel) && \
- !Flexio_Uart_Ip_CheckTimeout(&StartTime, &ElapsedTicks, TimeoutTicks, FLEXIO_UART_IP_TIMEOUT_TYPE))
- {}
-
- Flexio_Uart_Ip_CheckShifterErrorStatus(Channel);
- if (UartState->Status == FLEXIO_UART_IP_STATUS_ERROR)
- {
- break;
- }
-
- Flexio_Uart_Ip_ReadData(Channel);
- }
-
- if (FLEXIO_UART_IP_STATUS_BUSY == UartState->Status)
- {
-
- if (Flexio_Uart_Ip_CheckTimeout(&StartTime, &ElapsedTicks, TimeoutTicks, FLEXIO_UART_IP_TIMEOUT_TYPE))
- {
- UartState->Status = FLEXIO_UART_IP_STATUS_TIMEOUT;
- }
- else
- {
- UartState->Status = FLEXIO_UART_IP_STATUS_SUCCESS;
- }
- }
-
- Flexio_Mcl_Ip_ClearTimerStatus(Base, RX_TIMER(Channel));
- UartState->DriverIdle = FALSE;
- RetStatus = UartState->Status;
- }
- return RetStatus;
- }
- #if (FLEXIO_UART_IP_HAS_DMA_ENABLED == STD_ON)
- void Flexio_Uart_Ip_CompleteSendUsingDma(uint8 Channel)
- {
- FLEXIO_UART_IP_DEV_ASSERT(Channel < FLEXIO_UART_IP_NUMBER_OF_SHIFTER_AND_TIMER);
- Flexio_Uart_Ip_StateStructureType * UartState;
- const Flexio_Uart_Ip_UserConfigType *UartUserCfg;
- Dma_Ip_LogicChannelTransferListType DmaTransferList[FLEXIO_UART_DMA_CONFIG_LIST_DIMENSION];
- Dma_Ip_ReturnType DmaReturnStatus;
- Dma_Ip_LogicChannelStatusType DmaStatus;
- FLEXIO_Type * Base;
- uint32 StartTime;
- uint32 TimeoutTicks;
- uint32 ElapsedTicks = 0;
- UartState = (Flexio_Uart_Ip_StateStructureType *)Flexio_Uart_Ip_apStateStructuresArray[Channel];
- UartUserCfg = Flexio_Uart_Ip_apUserConfig[Channel];
- Base = Flexio_Uart_Ip_apBases[FLEXIO_HW_INSTANCE];
-
- (void)Dma_Ip_GetLogicChannelStatus(UartUserCfg->DmaChannel, &DmaStatus);
- if (DMA_IP_CH_ERROR_STATE == DmaStatus.ChStateValue)
- {
-
- DmaReturnStatus = Dma_Ip_SetLogicChannelCommand(UartUserCfg->DmaChannel, DMA_IP_CH_CLEAR_ERROR);
- FLEXIO_UART_IP_DEV_ASSERT(DMA_IP_STATUS_SUCCESS == DmaReturnStatus);
-
- UartState->Status = FLEXIO_UART_IP_STATUS_ERROR;
-
- if (UartUserCfg->Callback != NULL_PTR)
- {
- UartUserCfg->Callback(Channel, FLEXIO_UART_IP_EVENT_ERROR, UartUserCfg->CallbackParam);
- }
- }
-
- if (FLEXIO_UART_IP_STATUS_BUSY == UartState->Status)
- {
-
- if (UartUserCfg->Callback != NULL_PTR)
- {
- UartUserCfg->Callback(Channel, FLEXIO_UART_IP_EVENT_TX_EMPTY, UartUserCfg->CallbackParam);
- }
- }
-
- if ((UartState->RemainingBytes > 0U) && (UartState->Status != FLEXIO_UART_IP_STATUS_ERROR))
- {
-
- DmaTransferList[0].Param = DMA_IP_CH_SET_SOURCE_ADDRESS;
- DmaTransferList[0].Value = (uint32)(UartState->TxData);
-
- DmaTransferList[1].Param = DMA_IP_CH_SET_MAJORLOOP_COUNT;
- DmaTransferList[1].Value = UartState->RemainingBytes;
-
- DmaReturnStatus = Dma_Ip_SetLogicChannelTransferList(UartUserCfg->DmaChannel, DmaTransferList, FLEXIO_UART_DMA_LEAST_CONFIG_LIST_DIMENSION);
- FLEXIO_UART_IP_DEV_ASSERT(DMA_IP_STATUS_SUCCESS == DmaReturnStatus);
-
- UartState->RemainingBytes = 0U;
-
- DmaReturnStatus = Dma_Ip_SetLogicChannelCommand(UartUserCfg->DmaChannel, DMA_IP_CH_SET_HARDWARE_REQUEST);
- FLEXIO_UART_IP_DEV_ASSERT(DMA_IP_STATUS_SUCCESS == DmaReturnStatus);
- }
- else
- {
-
- Flexio_Mcl_Ip_SetShifterDMARequest(Base, (uint8)(1U << TX_TIMER(Channel)), FALSE);
-
- Flexio_Mcl_Ip_SetTimerInterrupt(Base, (uint8)(1U << TX_TIMER(Channel)), FALSE);
- Flexio_Uart_Ip_StartTimeout(&StartTime, &TimeoutTicks, FLEXIO_UART_IP_TIMEOUT_VALUE_US, FLEXIO_UART_IP_TIMEOUT_TYPE);
-
- while (!Flexio_Mcl_Ip_GetTimerStatus(Base, TX_TIMER(Channel)) && \
- !Flexio_Uart_Ip_CheckTimeout(&StartTime, &ElapsedTicks, TimeoutTicks, FLEXIO_UART_IP_TIMEOUT_TYPE))
- {}
- if (Flexio_Uart_Ip_CheckTimeout(&StartTime, &ElapsedTicks, TimeoutTicks, FLEXIO_UART_IP_TIMEOUT_TYPE))
- {
-
- UartState->Status = FLEXIO_UART_IP_STATUS_ERROR;
- }
-
- UartState->DriverIdle = FALSE;
-
- if (FLEXIO_UART_IP_STATUS_BUSY == UartState->Status)
- {
- UartState->Status = FLEXIO_UART_IP_STATUS_SUCCESS;
-
- if (UartUserCfg->Callback != NULL_PTR)
- {
- UartUserCfg->Callback(Channel, FLEXIO_UART_IP_EVENT_END_TRANSFER, UartUserCfg->CallbackParam);
- }
- }
- }
- }
- void Flexio_Uart_Ip_CompleteReceiveUsingDma(uint8 Channel)
- {
- FLEXIO_UART_IP_DEV_ASSERT(Channel < FLEXIO_UART_IP_NUMBER_OF_SHIFTER_AND_TIMER);
- Flexio_Uart_Ip_StateStructureType * UartState;
- const Flexio_Uart_Ip_UserConfigType * UartUserCfg;
- Dma_Ip_LogicChannelTransferListType DmaTransferList[FLEXIO_UART_DMA_CONFIG_LIST_DIMENSION];
- Dma_Ip_ReturnType DmaReturnStatus;
- Dma_Ip_LogicChannelStatusType DmaStatus;
- FLEXIO_Type * Base;
- uint32 StartTime;
- uint32 TimeoutTicks;
- uint32 ElapsedTicks = 0;
- UartState = (Flexio_Uart_Ip_StateStructureType *)Flexio_Uart_Ip_apStateStructuresArray[Channel];
- UartUserCfg = Flexio_Uart_Ip_apUserConfig[Channel];
- Base = Flexio_Uart_Ip_apBases[FLEXIO_HW_INSTANCE];
-
- (void)Dma_Ip_GetLogicChannelStatus(UartUserCfg->DmaChannel, &DmaStatus);
- if (DMA_IP_CH_ERROR_STATE == DmaStatus.ChStateValue)
- {
-
- DmaReturnStatus = Dma_Ip_SetLogicChannelCommand(UartUserCfg->DmaChannel, DMA_IP_CH_CLEAR_ERROR);
- FLEXIO_UART_IP_DEV_ASSERT(DMA_IP_STATUS_SUCCESS == DmaReturnStatus);
-
- UartState->Status = FLEXIO_UART_IP_STATUS_ERROR;
-
- if (UartUserCfg->Callback != NULL_PTR)
- {
- UartUserCfg->Callback(Channel, FLEXIO_UART_IP_EVENT_ERROR, UartUserCfg->CallbackParam);
- }
- }
-
- if (FLEXIO_UART_IP_STATUS_BUSY == UartState->Status)
- {
-
- if (UartUserCfg->Callback != NULL_PTR)
- {
- UartUserCfg->Callback(Channel, FLEXIO_UART_IP_EVENT_RX_FULL, UartUserCfg->CallbackParam);
- }
- }
-
- if ((UartState->RemainingBytes > 0U) && (UartState->Status != FLEXIO_UART_IP_STATUS_ERROR))
- {
-
- DmaTransferList[0].Param = DMA_IP_CH_SET_DESTINATION_ADDRESS;
- DmaTransferList[0].Value = (uint32)(UartState->RxData);
-
- DmaTransferList[1].Param = DMA_IP_CH_SET_MAJORLOOP_COUNT;
- DmaTransferList[1].Value = UartState->RemainingBytes;
-
- DmaReturnStatus = Dma_Ip_SetLogicChannelTransferList(UartUserCfg->DmaChannel, DmaTransferList, FLEXIO_UART_DMA_LEAST_CONFIG_LIST_DIMENSION);
- FLEXIO_UART_IP_DEV_ASSERT(DMA_IP_STATUS_SUCCESS == DmaReturnStatus);
-
- UartState->RemainingBytes = 0U;
-
- DmaReturnStatus = Dma_Ip_SetLogicChannelCommand(UartUserCfg->DmaChannel, DMA_IP_CH_SET_HARDWARE_REQUEST);
- FLEXIO_UART_IP_DEV_ASSERT(DMA_IP_STATUS_SUCCESS == DmaReturnStatus);
- }
- else
- {
-
- Flexio_Uart_Ip_SetShifterInterrupt(Channel, FALSE);
-
- Flexio_Mcl_Ip_SetTimerInterrupt(Base, (uint8)(1U << TX_TIMER(Channel)), FALSE);
-
- Flexio_Mcl_Ip_SetShifterDMARequest(Base, (uint8)(1U << RX_TIMER(Channel)), FALSE);
-
- Flexio_Mcl_Ip_SetTimerInterrupt(Base, (uint8)(1U << RX_TIMER(Channel)), FALSE);
- Flexio_Uart_Ip_StartTimeout(&StartTime, &TimeoutTicks, FLEXIO_UART_IP_TIMEOUT_VALUE_US, FLEXIO_UART_IP_TIMEOUT_TYPE);
-
- while (!Flexio_Mcl_Ip_GetTimerStatus(Base, TX_TIMER(Channel)) && \
- !Flexio_Uart_Ip_CheckTimeout(&StartTime, &ElapsedTicks, TimeoutTicks, FLEXIO_UART_IP_TIMEOUT_TYPE))
- {}
- if (Flexio_Uart_Ip_CheckTimeout(&StartTime, &ElapsedTicks, TimeoutTicks, FLEXIO_UART_IP_TIMEOUT_TYPE))
- {
-
- UartState->Status = FLEXIO_UART_IP_STATUS_ERROR;
- }
-
- UartState->DriverIdle = FALSE;
-
- if (FLEXIO_UART_IP_STATUS_BUSY == UartState->Status)
- {
- UartState->Status = FLEXIO_UART_IP_STATUS_SUCCESS;
-
- if (UartUserCfg->Callback != NULL_PTR)
- {
- UartUserCfg->Callback(Channel, FLEXIO_UART_IP_EVENT_END_TRANSFER, UartUserCfg->CallbackParam);
- }
- }
- }
- }
- #endif
- Flexio_Uart_Ip_StatusType Flexio_Uart_Ip_AbortTransferData(const uint8 Channel)
- {
- FLEXIO_UART_IP_DEV_ASSERT(Channel < FLEXIO_UART_IP_NUMBER_OF_SHIFTER_AND_TIMER);
- Flexio_Uart_Ip_StateStructureType * UartState;
- const Flexio_Uart_Ip_UserConfigType *UartUserCfg;
- Flexio_Uart_Ip_StatusType RetStatus = FLEXIO_UART_IP_STATUS_ERROR;
- UartState = (Flexio_Uart_Ip_StateStructureType *)Flexio_Uart_Ip_apStateStructuresArray[Channel];
- UartUserCfg = Flexio_Uart_Ip_apUserConfig[Channel];
- FLEXIO_UART_IP_DEV_ASSERT(UartState != NULL_PTR);
- FLEXIO_UART_IP_DEV_ASSERT(UartUserCfg != NULL_PTR);
-
- if (!UartState->DriverIdle)
- {
- RetStatus = FLEXIO_UART_IP_STATUS_SUCCESS;
- }
- else
- {
-
- UartState->Status = FLEXIO_UART_IP_STATUS_ABORTED;
-
- if (FLEXIO_UART_IP_DRIVER_TYPE_INTERRUPTS == UartUserCfg->DriverType)
- {
- Flexio_Uart_Ip_StopTransfer(Channel);
- }
- #if (FLEXIO_UART_IP_HAS_DMA_ENABLED == STD_ON)
- else
- {
-
- (void)Dma_Ip_SetLogicChannelCommand(UartUserCfg->DmaChannel, DMA_IP_CH_CLEAR_HARDWARE_REQUEST);
- if (FLEXIO_UART_IP_DIRECTION_TX == UartUserCfg->Direction)
- {
- Flexio_Uart_Ip_CompleteSendUsingDma(Channel);
- }
- else
- {
- Flexio_Uart_Ip_CompleteReceiveUsingDma(Channel);
- }
- }
- #endif
- RetStatus = FLEXIO_UART_IP_STATUS_SUCCESS;
- }
- return RetStatus;
- }
- Flexio_Uart_Ip_StatusType Flexio_Uart_Ip_SetBaudRate(const uint8 Channel,
- const Flexio_Uart_Ip_BaudrateType DesiredBaudrate,
- const uint32 ClockFrequency)
- {
- FLEXIO_UART_IP_DEV_ASSERT(Channel < FLEXIO_UART_IP_NUMBER_OF_SHIFTER_AND_TIMER);
- FLEXIO_UART_IP_DEV_ASSERT(ClockFrequency > 0U);
- Flexio_Uart_Ip_StateStructureType * UartState;
- const Flexio_Uart_Ip_UserConfigType *UartUserCfg;
- Flexio_Uart_Ip_TimerDecrementType TimerDecrement;
- Flexio_Uart_Ip_StatusType Status;
- FLEXIO_Type * Base;
- sint32 Divider;
- UartState = (Flexio_Uart_Ip_StateStructureType *)Flexio_Uart_Ip_apStateStructuresArray[Channel];
- UartUserCfg = Flexio_Uart_Ip_apUserConfig[Channel];
- Base = Flexio_Uart_Ip_apBases[FLEXIO_HW_INSTANCE];
- uint16 BitCountValue = (uint16)UartUserCfg->BitCount;
- FLEXIO_UART_IP_DEV_ASSERT(UartState != NULL_PTR);
-
- if (TRUE == UartState->DriverIdle)
- {
- Status = FLEXIO_UART_IP_STATUS_BUSY;
- }
- else
- {
-
- if (FLEXIO_TIMER_DECREMENT_FXIO_CLK_SHIFT_TMR == UartUserCfg->TimerDec)
- {
- TimerDecrement = FLEXIO_TIMER_DECREMENT_FXIO_CLK_SHIFT_TMR;
- Divider = ((sint32)ClockFrequency / ((sint32)DesiredBaudrate * 2)) - 1;
- FLEXIO_UART_IP_DEV_ASSERT((Divider <= 255) && (Divider >= 0));
- UartState->BaudRate = (uint32)(ClockFrequency / (2U * ((uint32)Divider + 1U)));
- }
- else
- {
- Divider = ((sint32)ClockFrequency / ((sint32)DesiredBaudrate * 16 * 2)) - 1;
- if ((Divider <= 255) && (Divider >= 0))
- {
- TimerDecrement = FLEXIO_TIMER_DECREMENT_FXIO_CLK_DIV_16;
- UartState->BaudRate = (uint32)(ClockFrequency / (16U * 2U * ((uint32)Divider + 1U)));
- }
- else
- {
- TimerDecrement = FLEXIO_TIMER_DECREMENT_FXIO_CLK_DIV_256;
- Divider = ((sint32)ClockFrequency / ((sint32)DesiredBaudrate * 256 * 2)) - 1;
- FLEXIO_UART_IP_DEV_ASSERT((Divider <= 255) && (Divider >= 0));
- UartState->BaudRate = (uint32)(ClockFrequency / (256U * 2U * ((uint32)Divider + 1U)));
- }
- }
- Flexio_Uart_Ip_SetTimerCompare(Base, TX_TIMER(Channel), (uint16)((((uint16)(BitCountValue << 1U) - 1U) << 8U) + (uint8)Divider));
- if (FLEXIO_UART_IP_DIRECTION_TX == UartUserCfg->Direction)
- {
-
- Flexio_Uart_Ip_SetTimerConfig(Base,
- TX_TIMER(Channel),
- FLEXIO_TIMER_RESET_NEVER,
- TimerDecrement,
- FLEXIO_TIMER_INITOUT_ONE);
- Flexio_Uart_Ip_SetTimerStartStopBitConfig(Base,
- TX_TIMER(Channel),
- FLEXIO_TIMER_START_BIT_ENABLED,
- FLEXIO_TIMER_STOP_BIT_TIM_DIS);
- Flexio_Uart_Ip_SetTimerCondition(Base,
- TX_TIMER(Channel),
- FLEXIO_TIMER_ENABLE_TRG_HIGH,
- FLEXIO_TIMER_DISABLE_TIM_CMP);
- }
- else
- {
-
- Flexio_Uart_Ip_SetTimerConfig(Base,
- RX_TIMER(Channel),
- FLEXIO_TIMER_RESET_PIN_RISING,
- TimerDecrement,
- FLEXIO_TIMER_INITOUT_ONE_RESET);
- Flexio_Uart_Ip_SetTimerStartStopBitConfig(Base,
- TX_TIMER(Channel),
- FLEXIO_TIMER_START_BIT_ENABLED,
- FLEXIO_TIMER_STOP_BIT_TIM_DIS);
- Flexio_Uart_Ip_SetTimerCondition(Base,
- TX_TIMER(Channel),
- FLEXIO_TIMER_ENABLE_PIN_POSEDGE,
- FLEXIO_TIMER_DISABLE_TIM_CMP);
- }
- Status = FLEXIO_UART_IP_STATUS_SUCCESS;
- }
- return Status;
- }
- Flexio_Uart_Ip_StatusType Flexio_Uart_Ip_SetTxBuffer(const uint8 Channel,
- const uint8 * TxData,
- const uint32 TxSize)
- {
- FLEXIO_UART_IP_DEV_ASSERT(TxData != NULL_PTR);
- FLEXIO_UART_IP_DEV_ASSERT(TxSize > 0U);
- Flexio_Uart_Ip_StateStructureType * UartState;
- UartState = (Flexio_Uart_Ip_StateStructureType *)Flexio_Uart_Ip_apStateStructuresArray[Channel];
- UartState->TxData = TxData;
- UartState->RemainingBytes = TxSize;
- return FLEXIO_UART_IP_STATUS_SUCCESS;
- }
- Flexio_Uart_Ip_StatusType Flexio_Uart_Ip_SetRxBuffer(const uint8 Channel,
- uint8 * RxData,
- const uint32 RxSize)
- {
- FLEXIO_UART_IP_DEV_ASSERT(RxData != NULL_PTR);
- FLEXIO_UART_IP_DEV_ASSERT(RxSize > 0U);
- Flexio_Uart_Ip_StateStructureType * UartState;
- UartState = (Flexio_Uart_Ip_StateStructureType *)Flexio_Uart_Ip_apStateStructuresArray[Channel];
- UartState->RxData = RxData;
- UartState->RemainingBytes = RxSize;
- return FLEXIO_UART_IP_STATUS_SUCCESS;
- }
- #define UART_STOP_SEC_CODE
- #include "Uart_MemMap.h"
- #endif
- #endif
- #ifdef __cplusplus
- }
- #endif
|