SchM_Mcl.c.068i.whole-program 162 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164
  1. Marking local functions:
  2. Marking externally visible functions: SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_46 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_46 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_45 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_45 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_44 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_44 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_43 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_43 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_42 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_42 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_41 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_41 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_40 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_40 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_39 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_39 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_38 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_38 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_37 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_37 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_36 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_36 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_35 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_35 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_34 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_34 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_33 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_33 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_32 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_32 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_31 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_31 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_30 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_30 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_29 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_29 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_28 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_28 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_27 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_27 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_26 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_26 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_25 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_25 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_24 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_24 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_23 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_23 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_22 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_22 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_21 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_21 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_20 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_20 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_19 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_19 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_18 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_18 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_17 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_17 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_16 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_16 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_15 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_15 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_14 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_14 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_13 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_13 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_12 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_12 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_11 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_11 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_10 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_10 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_09 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_09 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_08 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_08 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_07 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_07 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_06 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_06 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_05 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_05 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_04 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_04 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_03 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_03 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_02 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_02 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_01 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_01 SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_00 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_00 Mcl_schm_read_msr
  3. Marking externally visible variables:
  4. Reclaiming functions:
  5. Reclaiming variables:
  6. Clearing address taken flags:
  7. Symbol table:
  8. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_46/188 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_46) @06bc7c40
  9. Type: function definition analyzed
  10. Visibility: force_output externally_visible no_reorder public
  11. References: reentry_guard_MCL_EXCLUSIVE_AREA_46/93 (read)reentry_guard_MCL_EXCLUSIVE_AREA_46/93 (write)msr_MCL_EXCLUSIVE_AREA_46/92 (read)reentry_guard_MCL_EXCLUSIVE_AREA_46/93 (read)
  12. Referring:
  13. Availability: available
  14. Function flags: body
  15. Called by:
  16. Calls:
  17. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_46/187 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_46) @06bc79a0
  18. Type: function definition analyzed
  19. Visibility: force_output externally_visible no_reorder public
  20. References: reentry_guard_MCL_EXCLUSIVE_AREA_46/93 (read)msr_MCL_EXCLUSIVE_AREA_46/92 (write)msr_MCL_EXCLUSIVE_AREA_46/92 (read)reentry_guard_MCL_EXCLUSIVE_AREA_46/93 (read)reentry_guard_MCL_EXCLUSIVE_AREA_46/93 (write)
  21. Referring:
  22. Availability: available
  23. Function flags: body
  24. Called by:
  25. Calls: Mcl_schm_read_msr/94
  26. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_45/186 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_45) @06bc7700
  27. Type: function definition analyzed
  28. Visibility: force_output externally_visible no_reorder public
  29. References: reentry_guard_MCL_EXCLUSIVE_AREA_45/91 (read)reentry_guard_MCL_EXCLUSIVE_AREA_45/91 (write)msr_MCL_EXCLUSIVE_AREA_45/90 (read)reentry_guard_MCL_EXCLUSIVE_AREA_45/91 (read)
  30. Referring:
  31. Availability: available
  32. Function flags: body
  33. Called by:
  34. Calls:
  35. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_45/185 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_45) @06bc7460
  36. Type: function definition analyzed
  37. Visibility: force_output externally_visible no_reorder public
  38. References: reentry_guard_MCL_EXCLUSIVE_AREA_45/91 (read)msr_MCL_EXCLUSIVE_AREA_45/90 (write)msr_MCL_EXCLUSIVE_AREA_45/90 (read)reentry_guard_MCL_EXCLUSIVE_AREA_45/91 (read)reentry_guard_MCL_EXCLUSIVE_AREA_45/91 (write)
  39. Referring:
  40. Availability: available
  41. Function flags: body
  42. Called by:
  43. Calls: Mcl_schm_read_msr/94
  44. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_44/184 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_44) @06bc71c0
  45. Type: function definition analyzed
  46. Visibility: force_output externally_visible no_reorder public
  47. References: reentry_guard_MCL_EXCLUSIVE_AREA_44/89 (read)reentry_guard_MCL_EXCLUSIVE_AREA_44/89 (write)msr_MCL_EXCLUSIVE_AREA_44/88 (read)reentry_guard_MCL_EXCLUSIVE_AREA_44/89 (read)
  48. Referring:
  49. Availability: available
  50. Function flags: body
  51. Called by:
  52. Calls:
  53. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_44/183 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_44) @06bbfd20
  54. Type: function definition analyzed
  55. Visibility: force_output externally_visible no_reorder public
  56. References: reentry_guard_MCL_EXCLUSIVE_AREA_44/89 (read)msr_MCL_EXCLUSIVE_AREA_44/88 (write)msr_MCL_EXCLUSIVE_AREA_44/88 (read)reentry_guard_MCL_EXCLUSIVE_AREA_44/89 (read)reentry_guard_MCL_EXCLUSIVE_AREA_44/89 (write)
  57. Referring:
  58. Availability: available
  59. Function flags: body
  60. Called by:
  61. Calls: Mcl_schm_read_msr/94
  62. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_43/182 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_43) @06bbf7e0
  63. Type: function definition analyzed
  64. Visibility: force_output externally_visible no_reorder public
  65. References: reentry_guard_MCL_EXCLUSIVE_AREA_43/87 (read)reentry_guard_MCL_EXCLUSIVE_AREA_43/87 (write)msr_MCL_EXCLUSIVE_AREA_43/86 (read)reentry_guard_MCL_EXCLUSIVE_AREA_43/87 (read)
  66. Referring:
  67. Availability: available
  68. Function flags: body
  69. Called by:
  70. Calls:
  71. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_43/181 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_43) @06bbf2a0
  72. Type: function definition analyzed
  73. Visibility: force_output externally_visible no_reorder public
  74. References: reentry_guard_MCL_EXCLUSIVE_AREA_43/87 (read)msr_MCL_EXCLUSIVE_AREA_43/86 (write)msr_MCL_EXCLUSIVE_AREA_43/86 (read)reentry_guard_MCL_EXCLUSIVE_AREA_43/87 (read)reentry_guard_MCL_EXCLUSIVE_AREA_43/87 (write)
  75. Referring:
  76. Availability: available
  77. Function flags: body
  78. Called by:
  79. Calls: Mcl_schm_read_msr/94
  80. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_42/180 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_42) @06bbfee0
  81. Type: function definition analyzed
  82. Visibility: force_output externally_visible no_reorder public
  83. References: reentry_guard_MCL_EXCLUSIVE_AREA_42/85 (read)reentry_guard_MCL_EXCLUSIVE_AREA_42/85 (write)msr_MCL_EXCLUSIVE_AREA_42/84 (read)reentry_guard_MCL_EXCLUSIVE_AREA_42/85 (read)
  84. Referring:
  85. Availability: available
  86. Function flags: body
  87. Called by:
  88. Calls:
  89. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_42/179 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_42) @06bbfc40
  90. Type: function definition analyzed
  91. Visibility: force_output externally_visible no_reorder public
  92. References: reentry_guard_MCL_EXCLUSIVE_AREA_42/85 (read)msr_MCL_EXCLUSIVE_AREA_42/84 (write)msr_MCL_EXCLUSIVE_AREA_42/84 (read)reentry_guard_MCL_EXCLUSIVE_AREA_42/85 (read)reentry_guard_MCL_EXCLUSIVE_AREA_42/85 (write)
  93. Referring:
  94. Availability: available
  95. Function flags: body
  96. Called by:
  97. Calls: Mcl_schm_read_msr/94
  98. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_41/178 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_41) @06bbf9a0
  99. Type: function definition analyzed
  100. Visibility: force_output externally_visible no_reorder public
  101. References: reentry_guard_MCL_EXCLUSIVE_AREA_41/83 (read)reentry_guard_MCL_EXCLUSIVE_AREA_41/83 (write)msr_MCL_EXCLUSIVE_AREA_41/82 (read)reentry_guard_MCL_EXCLUSIVE_AREA_41/83 (read)
  102. Referring:
  103. Availability: available
  104. Function flags: body
  105. Called by:
  106. Calls:
  107. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_41/177 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_41) @06bbf700
  108. Type: function definition analyzed
  109. Visibility: force_output externally_visible no_reorder public
  110. References: reentry_guard_MCL_EXCLUSIVE_AREA_41/83 (read)msr_MCL_EXCLUSIVE_AREA_41/82 (write)msr_MCL_EXCLUSIVE_AREA_41/82 (read)reentry_guard_MCL_EXCLUSIVE_AREA_41/83 (read)reentry_guard_MCL_EXCLUSIVE_AREA_41/83 (write)
  111. Referring:
  112. Availability: available
  113. Function flags: body
  114. Called by:
  115. Calls: Mcl_schm_read_msr/94
  116. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_40/176 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_40) @06bbf460
  117. Type: function definition analyzed
  118. Visibility: force_output externally_visible no_reorder public
  119. References: reentry_guard_MCL_EXCLUSIVE_AREA_40/81 (read)reentry_guard_MCL_EXCLUSIVE_AREA_40/81 (write)msr_MCL_EXCLUSIVE_AREA_40/80 (read)reentry_guard_MCL_EXCLUSIVE_AREA_40/81 (read)
  120. Referring:
  121. Availability: available
  122. Function flags: body
  123. Called by:
  124. Calls:
  125. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_40/175 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_40) @06bbf1c0
  126. Type: function definition analyzed
  127. Visibility: force_output externally_visible no_reorder public
  128. References: reentry_guard_MCL_EXCLUSIVE_AREA_40/81 (read)msr_MCL_EXCLUSIVE_AREA_40/80 (write)msr_MCL_EXCLUSIVE_AREA_40/80 (read)reentry_guard_MCL_EXCLUSIVE_AREA_40/81 (read)reentry_guard_MCL_EXCLUSIVE_AREA_40/81 (write)
  129. Referring:
  130. Availability: available
  131. Function flags: body
  132. Called by:
  133. Calls: Mcl_schm_read_msr/94
  134. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_39/174 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_39) @06bb8d20
  135. Type: function definition analyzed
  136. Visibility: force_output externally_visible no_reorder public
  137. References: reentry_guard_MCL_EXCLUSIVE_AREA_39/79 (read)reentry_guard_MCL_EXCLUSIVE_AREA_39/79 (write)msr_MCL_EXCLUSIVE_AREA_39/78 (read)reentry_guard_MCL_EXCLUSIVE_AREA_39/79 (read)
  138. Referring:
  139. Availability: available
  140. Function flags: body
  141. Called by:
  142. Calls:
  143. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_39/173 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_39) @06bb87e0
  144. Type: function definition analyzed
  145. Visibility: force_output externally_visible no_reorder public
  146. References: reentry_guard_MCL_EXCLUSIVE_AREA_39/79 (read)msr_MCL_EXCLUSIVE_AREA_39/78 (write)msr_MCL_EXCLUSIVE_AREA_39/78 (read)reentry_guard_MCL_EXCLUSIVE_AREA_39/79 (read)reentry_guard_MCL_EXCLUSIVE_AREA_39/79 (write)
  147. Referring:
  148. Availability: available
  149. Function flags: body
  150. Called by:
  151. Calls: Mcl_schm_read_msr/94
  152. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_38/172 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_38) @06bb82a0
  153. Type: function definition analyzed
  154. Visibility: force_output externally_visible no_reorder public
  155. References: reentry_guard_MCL_EXCLUSIVE_AREA_38/77 (read)reentry_guard_MCL_EXCLUSIVE_AREA_38/77 (write)msr_MCL_EXCLUSIVE_AREA_38/76 (read)reentry_guard_MCL_EXCLUSIVE_AREA_38/77 (read)
  156. Referring:
  157. Availability: available
  158. Function flags: body
  159. Called by:
  160. Calls:
  161. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_38/171 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_38) @06bb8ee0
  162. Type: function definition analyzed
  163. Visibility: force_output externally_visible no_reorder public
  164. References: reentry_guard_MCL_EXCLUSIVE_AREA_38/77 (read)msr_MCL_EXCLUSIVE_AREA_38/76 (write)msr_MCL_EXCLUSIVE_AREA_38/76 (read)reentry_guard_MCL_EXCLUSIVE_AREA_38/77 (read)reentry_guard_MCL_EXCLUSIVE_AREA_38/77 (write)
  165. Referring:
  166. Availability: available
  167. Function flags: body
  168. Called by:
  169. Calls: Mcl_schm_read_msr/94
  170. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_37/170 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_37) @06bb8c40
  171. Type: function definition analyzed
  172. Visibility: force_output externally_visible no_reorder public
  173. References: reentry_guard_MCL_EXCLUSIVE_AREA_37/75 (read)reentry_guard_MCL_EXCLUSIVE_AREA_37/75 (write)msr_MCL_EXCLUSIVE_AREA_37/74 (read)reentry_guard_MCL_EXCLUSIVE_AREA_37/75 (read)
  174. Referring:
  175. Availability: available
  176. Function flags: body
  177. Called by:
  178. Calls:
  179. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_37/169 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_37) @06bb89a0
  180. Type: function definition analyzed
  181. Visibility: force_output externally_visible no_reorder public
  182. References: reentry_guard_MCL_EXCLUSIVE_AREA_37/75 (read)msr_MCL_EXCLUSIVE_AREA_37/74 (write)msr_MCL_EXCLUSIVE_AREA_37/74 (read)reentry_guard_MCL_EXCLUSIVE_AREA_37/75 (read)reentry_guard_MCL_EXCLUSIVE_AREA_37/75 (write)
  183. Referring:
  184. Availability: available
  185. Function flags: body
  186. Called by:
  187. Calls: Mcl_schm_read_msr/94
  188. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_36/168 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_36) @06bb8700
  189. Type: function definition analyzed
  190. Visibility: force_output externally_visible no_reorder public
  191. References: reentry_guard_MCL_EXCLUSIVE_AREA_36/73 (read)reentry_guard_MCL_EXCLUSIVE_AREA_36/73 (write)msr_MCL_EXCLUSIVE_AREA_36/72 (read)reentry_guard_MCL_EXCLUSIVE_AREA_36/73 (read)
  192. Referring:
  193. Availability: available
  194. Function flags: body
  195. Called by:
  196. Calls:
  197. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_36/167 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_36) @06bb8460
  198. Type: function definition analyzed
  199. Visibility: force_output externally_visible no_reorder public
  200. References: reentry_guard_MCL_EXCLUSIVE_AREA_36/73 (read)msr_MCL_EXCLUSIVE_AREA_36/72 (write)msr_MCL_EXCLUSIVE_AREA_36/72 (read)reentry_guard_MCL_EXCLUSIVE_AREA_36/73 (read)reentry_guard_MCL_EXCLUSIVE_AREA_36/73 (write)
  201. Referring:
  202. Availability: available
  203. Function flags: body
  204. Called by:
  205. Calls: Mcl_schm_read_msr/94
  206. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_35/166 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_35) @06bb81c0
  207. Type: function definition analyzed
  208. Visibility: force_output externally_visible no_reorder public
  209. References: reentry_guard_MCL_EXCLUSIVE_AREA_35/71 (read)reentry_guard_MCL_EXCLUSIVE_AREA_35/71 (write)msr_MCL_EXCLUSIVE_AREA_35/70 (read)reentry_guard_MCL_EXCLUSIVE_AREA_35/71 (read)
  210. Referring:
  211. Availability: available
  212. Function flags: body
  213. Called by:
  214. Calls:
  215. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_35/165 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_35) @06bb2d20
  216. Type: function definition analyzed
  217. Visibility: force_output externally_visible no_reorder public
  218. References: reentry_guard_MCL_EXCLUSIVE_AREA_35/71 (read)msr_MCL_EXCLUSIVE_AREA_35/70 (write)msr_MCL_EXCLUSIVE_AREA_35/70 (read)reentry_guard_MCL_EXCLUSIVE_AREA_35/71 (read)reentry_guard_MCL_EXCLUSIVE_AREA_35/71 (write)
  219. Referring:
  220. Availability: available
  221. Function flags: body
  222. Called by:
  223. Calls: Mcl_schm_read_msr/94
  224. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_34/164 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_34) @06bb27e0
  225. Type: function definition analyzed
  226. Visibility: force_output externally_visible no_reorder public
  227. References: reentry_guard_MCL_EXCLUSIVE_AREA_34/69 (read)reentry_guard_MCL_EXCLUSIVE_AREA_34/69 (write)msr_MCL_EXCLUSIVE_AREA_34/68 (read)reentry_guard_MCL_EXCLUSIVE_AREA_34/69 (read)
  228. Referring:
  229. Availability: available
  230. Function flags: body
  231. Called by:
  232. Calls:
  233. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_34/163 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_34) @06bb22a0
  234. Type: function definition analyzed
  235. Visibility: force_output externally_visible no_reorder public
  236. References: reentry_guard_MCL_EXCLUSIVE_AREA_34/69 (read)msr_MCL_EXCLUSIVE_AREA_34/68 (write)msr_MCL_EXCLUSIVE_AREA_34/68 (read)reentry_guard_MCL_EXCLUSIVE_AREA_34/69 (read)reentry_guard_MCL_EXCLUSIVE_AREA_34/69 (write)
  237. Referring:
  238. Availability: available
  239. Function flags: body
  240. Called by:
  241. Calls: Mcl_schm_read_msr/94
  242. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_33/162 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_33) @06bb2ee0
  243. Type: function definition analyzed
  244. Visibility: force_output externally_visible no_reorder public
  245. References: reentry_guard_MCL_EXCLUSIVE_AREA_33/67 (read)reentry_guard_MCL_EXCLUSIVE_AREA_33/67 (write)msr_MCL_EXCLUSIVE_AREA_33/66 (read)reentry_guard_MCL_EXCLUSIVE_AREA_33/67 (read)
  246. Referring:
  247. Availability: available
  248. Function flags: body
  249. Called by:
  250. Calls:
  251. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_33/161 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_33) @06bb2c40
  252. Type: function definition analyzed
  253. Visibility: force_output externally_visible no_reorder public
  254. References: reentry_guard_MCL_EXCLUSIVE_AREA_33/67 (read)msr_MCL_EXCLUSIVE_AREA_33/66 (write)msr_MCL_EXCLUSIVE_AREA_33/66 (read)reentry_guard_MCL_EXCLUSIVE_AREA_33/67 (read)reentry_guard_MCL_EXCLUSIVE_AREA_33/67 (write)
  255. Referring:
  256. Availability: available
  257. Function flags: body
  258. Called by:
  259. Calls: Mcl_schm_read_msr/94
  260. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_32/160 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_32) @06bb29a0
  261. Type: function definition analyzed
  262. Visibility: force_output externally_visible no_reorder public
  263. References: reentry_guard_MCL_EXCLUSIVE_AREA_32/65 (read)reentry_guard_MCL_EXCLUSIVE_AREA_32/65 (write)msr_MCL_EXCLUSIVE_AREA_32/64 (read)reentry_guard_MCL_EXCLUSIVE_AREA_32/65 (read)
  264. Referring:
  265. Availability: available
  266. Function flags: body
  267. Called by:
  268. Calls:
  269. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_32/159 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_32) @06bb2700
  270. Type: function definition analyzed
  271. Visibility: force_output externally_visible no_reorder public
  272. References: reentry_guard_MCL_EXCLUSIVE_AREA_32/65 (read)msr_MCL_EXCLUSIVE_AREA_32/64 (write)msr_MCL_EXCLUSIVE_AREA_32/64 (read)reentry_guard_MCL_EXCLUSIVE_AREA_32/65 (read)reentry_guard_MCL_EXCLUSIVE_AREA_32/65 (write)
  273. Referring:
  274. Availability: available
  275. Function flags: body
  276. Called by:
  277. Calls: Mcl_schm_read_msr/94
  278. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_31/158 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_31) @06bb2460
  279. Type: function definition analyzed
  280. Visibility: force_output externally_visible no_reorder public
  281. References: reentry_guard_MCL_EXCLUSIVE_AREA_31/63 (read)reentry_guard_MCL_EXCLUSIVE_AREA_31/63 (write)msr_MCL_EXCLUSIVE_AREA_31/62 (read)reentry_guard_MCL_EXCLUSIVE_AREA_31/63 (read)
  282. Referring:
  283. Availability: available
  284. Function flags: body
  285. Called by:
  286. Calls:
  287. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_31/157 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_31) @06bb21c0
  288. Type: function definition analyzed
  289. Visibility: force_output externally_visible no_reorder public
  290. References: reentry_guard_MCL_EXCLUSIVE_AREA_31/63 (read)msr_MCL_EXCLUSIVE_AREA_31/62 (write)msr_MCL_EXCLUSIVE_AREA_31/62 (read)reentry_guard_MCL_EXCLUSIVE_AREA_31/63 (read)reentry_guard_MCL_EXCLUSIVE_AREA_31/63 (write)
  291. Referring:
  292. Availability: available
  293. Function flags: body
  294. Called by:
  295. Calls: Mcl_schm_read_msr/94
  296. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_30/156 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_30) @06babd20
  297. Type: function definition analyzed
  298. Visibility: force_output externally_visible no_reorder public
  299. References: reentry_guard_MCL_EXCLUSIVE_AREA_30/61 (read)reentry_guard_MCL_EXCLUSIVE_AREA_30/61 (write)msr_MCL_EXCLUSIVE_AREA_30/60 (read)reentry_guard_MCL_EXCLUSIVE_AREA_30/61 (read)
  300. Referring:
  301. Availability: available
  302. Function flags: body
  303. Called by:
  304. Calls:
  305. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_30/155 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_30) @06bab7e0
  306. Type: function definition analyzed
  307. Visibility: force_output externally_visible no_reorder public
  308. References: reentry_guard_MCL_EXCLUSIVE_AREA_30/61 (read)msr_MCL_EXCLUSIVE_AREA_30/60 (write)msr_MCL_EXCLUSIVE_AREA_30/60 (read)reentry_guard_MCL_EXCLUSIVE_AREA_30/61 (read)reentry_guard_MCL_EXCLUSIVE_AREA_30/61 (write)
  309. Referring:
  310. Availability: available
  311. Function flags: body
  312. Called by:
  313. Calls: Mcl_schm_read_msr/94
  314. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_29/154 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_29) @06bab2a0
  315. Type: function definition analyzed
  316. Visibility: force_output externally_visible no_reorder public
  317. References: reentry_guard_MCL_EXCLUSIVE_AREA_29/59 (read)reentry_guard_MCL_EXCLUSIVE_AREA_29/59 (write)msr_MCL_EXCLUSIVE_AREA_29/58 (read)reentry_guard_MCL_EXCLUSIVE_AREA_29/59 (read)
  318. Referring:
  319. Availability: available
  320. Function flags: body
  321. Called by:
  322. Calls:
  323. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_29/153 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_29) @06babee0
  324. Type: function definition analyzed
  325. Visibility: force_output externally_visible no_reorder public
  326. References: reentry_guard_MCL_EXCLUSIVE_AREA_29/59 (read)msr_MCL_EXCLUSIVE_AREA_29/58 (write)msr_MCL_EXCLUSIVE_AREA_29/58 (read)reentry_guard_MCL_EXCLUSIVE_AREA_29/59 (read)reentry_guard_MCL_EXCLUSIVE_AREA_29/59 (write)
  327. Referring:
  328. Availability: available
  329. Function flags: body
  330. Called by:
  331. Calls: Mcl_schm_read_msr/94
  332. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_28/152 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_28) @06babc40
  333. Type: function definition analyzed
  334. Visibility: force_output externally_visible no_reorder public
  335. References: reentry_guard_MCL_EXCLUSIVE_AREA_28/57 (read)reentry_guard_MCL_EXCLUSIVE_AREA_28/57 (write)msr_MCL_EXCLUSIVE_AREA_28/56 (read)reentry_guard_MCL_EXCLUSIVE_AREA_28/57 (read)
  336. Referring:
  337. Availability: available
  338. Function flags: body
  339. Called by:
  340. Calls:
  341. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_28/151 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_28) @06bab9a0
  342. Type: function definition analyzed
  343. Visibility: force_output externally_visible no_reorder public
  344. References: reentry_guard_MCL_EXCLUSIVE_AREA_28/57 (read)msr_MCL_EXCLUSIVE_AREA_28/56 (write)msr_MCL_EXCLUSIVE_AREA_28/56 (read)reentry_guard_MCL_EXCLUSIVE_AREA_28/57 (read)reentry_guard_MCL_EXCLUSIVE_AREA_28/57 (write)
  345. Referring:
  346. Availability: available
  347. Function flags: body
  348. Called by:
  349. Calls: Mcl_schm_read_msr/94
  350. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_27/150 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_27) @06bab700
  351. Type: function definition analyzed
  352. Visibility: force_output externally_visible no_reorder public
  353. References: reentry_guard_MCL_EXCLUSIVE_AREA_27/55 (read)reentry_guard_MCL_EXCLUSIVE_AREA_27/55 (write)msr_MCL_EXCLUSIVE_AREA_27/54 (read)reentry_guard_MCL_EXCLUSIVE_AREA_27/55 (read)
  354. Referring:
  355. Availability: available
  356. Function flags: body
  357. Called by:
  358. Calls:
  359. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_27/149 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_27) @06bab460
  360. Type: function definition analyzed
  361. Visibility: force_output externally_visible no_reorder public
  362. References: reentry_guard_MCL_EXCLUSIVE_AREA_27/55 (read)msr_MCL_EXCLUSIVE_AREA_27/54 (write)msr_MCL_EXCLUSIVE_AREA_27/54 (read)reentry_guard_MCL_EXCLUSIVE_AREA_27/55 (read)reentry_guard_MCL_EXCLUSIVE_AREA_27/55 (write)
  363. Referring:
  364. Availability: available
  365. Function flags: body
  366. Called by:
  367. Calls: Mcl_schm_read_msr/94
  368. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_26/148 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_26) @06bab1c0
  369. Type: function definition analyzed
  370. Visibility: force_output externally_visible no_reorder public
  371. References: reentry_guard_MCL_EXCLUSIVE_AREA_26/53 (read)reentry_guard_MCL_EXCLUSIVE_AREA_26/53 (write)msr_MCL_EXCLUSIVE_AREA_26/52 (read)reentry_guard_MCL_EXCLUSIVE_AREA_26/53 (read)
  372. Referring:
  373. Availability: available
  374. Function flags: body
  375. Called by:
  376. Calls:
  377. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_26/147 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_26) @06ba1d20
  378. Type: function definition analyzed
  379. Visibility: force_output externally_visible no_reorder public
  380. References: reentry_guard_MCL_EXCLUSIVE_AREA_26/53 (read)msr_MCL_EXCLUSIVE_AREA_26/52 (write)msr_MCL_EXCLUSIVE_AREA_26/52 (read)reentry_guard_MCL_EXCLUSIVE_AREA_26/53 (read)reentry_guard_MCL_EXCLUSIVE_AREA_26/53 (write)
  381. Referring:
  382. Availability: available
  383. Function flags: body
  384. Called by:
  385. Calls: Mcl_schm_read_msr/94
  386. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_25/146 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_25) @06ba17e0
  387. Type: function definition analyzed
  388. Visibility: force_output externally_visible no_reorder public
  389. References: reentry_guard_MCL_EXCLUSIVE_AREA_25/51 (read)reentry_guard_MCL_EXCLUSIVE_AREA_25/51 (write)msr_MCL_EXCLUSIVE_AREA_25/50 (read)reentry_guard_MCL_EXCLUSIVE_AREA_25/51 (read)
  390. Referring:
  391. Availability: available
  392. Function flags: body
  393. Called by:
  394. Calls:
  395. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_25/145 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_25) @06ba12a0
  396. Type: function definition analyzed
  397. Visibility: force_output externally_visible no_reorder public
  398. References: reentry_guard_MCL_EXCLUSIVE_AREA_25/51 (read)msr_MCL_EXCLUSIVE_AREA_25/50 (write)msr_MCL_EXCLUSIVE_AREA_25/50 (read)reentry_guard_MCL_EXCLUSIVE_AREA_25/51 (read)reentry_guard_MCL_EXCLUSIVE_AREA_25/51 (write)
  399. Referring:
  400. Availability: available
  401. Function flags: body
  402. Called by:
  403. Calls: Mcl_schm_read_msr/94
  404. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_24/144 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_24) @06ba1ee0
  405. Type: function definition analyzed
  406. Visibility: force_output externally_visible no_reorder public
  407. References: reentry_guard_MCL_EXCLUSIVE_AREA_24/49 (read)reentry_guard_MCL_EXCLUSIVE_AREA_24/49 (write)msr_MCL_EXCLUSIVE_AREA_24/48 (read)reentry_guard_MCL_EXCLUSIVE_AREA_24/49 (read)
  408. Referring:
  409. Availability: available
  410. Function flags: body
  411. Called by:
  412. Calls:
  413. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_24/143 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_24) @06ba1c40
  414. Type: function definition analyzed
  415. Visibility: force_output externally_visible no_reorder public
  416. References: reentry_guard_MCL_EXCLUSIVE_AREA_24/49 (read)msr_MCL_EXCLUSIVE_AREA_24/48 (write)msr_MCL_EXCLUSIVE_AREA_24/48 (read)reentry_guard_MCL_EXCLUSIVE_AREA_24/49 (read)reentry_guard_MCL_EXCLUSIVE_AREA_24/49 (write)
  417. Referring:
  418. Availability: available
  419. Function flags: body
  420. Called by:
  421. Calls: Mcl_schm_read_msr/94
  422. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_23/142 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_23) @06ba19a0
  423. Type: function definition analyzed
  424. Visibility: force_output externally_visible no_reorder public
  425. References: reentry_guard_MCL_EXCLUSIVE_AREA_23/47 (read)reentry_guard_MCL_EXCLUSIVE_AREA_23/47 (write)msr_MCL_EXCLUSIVE_AREA_23/46 (read)reentry_guard_MCL_EXCLUSIVE_AREA_23/47 (read)
  426. Referring:
  427. Availability: available
  428. Function flags: body
  429. Called by:
  430. Calls:
  431. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_23/141 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_23) @06ba1700
  432. Type: function definition analyzed
  433. Visibility: force_output externally_visible no_reorder public
  434. References: reentry_guard_MCL_EXCLUSIVE_AREA_23/47 (read)msr_MCL_EXCLUSIVE_AREA_23/46 (write)msr_MCL_EXCLUSIVE_AREA_23/46 (read)reentry_guard_MCL_EXCLUSIVE_AREA_23/47 (read)reentry_guard_MCL_EXCLUSIVE_AREA_23/47 (write)
  435. Referring:
  436. Availability: available
  437. Function flags: body
  438. Called by:
  439. Calls: Mcl_schm_read_msr/94
  440. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_22/140 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_22) @06ba1460
  441. Type: function definition analyzed
  442. Visibility: force_output externally_visible no_reorder public
  443. References: reentry_guard_MCL_EXCLUSIVE_AREA_22/45 (read)reentry_guard_MCL_EXCLUSIVE_AREA_22/45 (write)msr_MCL_EXCLUSIVE_AREA_22/44 (read)reentry_guard_MCL_EXCLUSIVE_AREA_22/45 (read)
  444. Referring:
  445. Availability: available
  446. Function flags: body
  447. Called by:
  448. Calls:
  449. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_22/139 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_22) @06ba11c0
  450. Type: function definition analyzed
  451. Visibility: force_output externally_visible no_reorder public
  452. References: reentry_guard_MCL_EXCLUSIVE_AREA_22/45 (read)msr_MCL_EXCLUSIVE_AREA_22/44 (write)msr_MCL_EXCLUSIVE_AREA_22/44 (read)reentry_guard_MCL_EXCLUSIVE_AREA_22/45 (read)reentry_guard_MCL_EXCLUSIVE_AREA_22/45 (write)
  453. Referring:
  454. Availability: available
  455. Function flags: body
  456. Called by:
  457. Calls: Mcl_schm_read_msr/94
  458. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_21/138 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_21) @06b9cd20
  459. Type: function definition analyzed
  460. Visibility: force_output externally_visible no_reorder public
  461. References: reentry_guard_MCL_EXCLUSIVE_AREA_21/43 (read)reentry_guard_MCL_EXCLUSIVE_AREA_21/43 (write)msr_MCL_EXCLUSIVE_AREA_21/42 (read)reentry_guard_MCL_EXCLUSIVE_AREA_21/43 (read)
  462. Referring:
  463. Availability: available
  464. Function flags: body
  465. Called by:
  466. Calls:
  467. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_21/137 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_21) @06b9c7e0
  468. Type: function definition analyzed
  469. Visibility: force_output externally_visible no_reorder public
  470. References: reentry_guard_MCL_EXCLUSIVE_AREA_21/43 (read)msr_MCL_EXCLUSIVE_AREA_21/42 (write)msr_MCL_EXCLUSIVE_AREA_21/42 (read)reentry_guard_MCL_EXCLUSIVE_AREA_21/43 (read)reentry_guard_MCL_EXCLUSIVE_AREA_21/43 (write)
  471. Referring:
  472. Availability: available
  473. Function flags: body
  474. Called by:
  475. Calls: Mcl_schm_read_msr/94
  476. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_20/136 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_20) @06b9c2a0
  477. Type: function definition analyzed
  478. Visibility: force_output externally_visible no_reorder public
  479. References: reentry_guard_MCL_EXCLUSIVE_AREA_20/41 (read)reentry_guard_MCL_EXCLUSIVE_AREA_20/41 (write)msr_MCL_EXCLUSIVE_AREA_20/40 (read)reentry_guard_MCL_EXCLUSIVE_AREA_20/41 (read)
  480. Referring:
  481. Availability: available
  482. Function flags: body
  483. Called by:
  484. Calls:
  485. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_20/135 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_20) @06b9cee0
  486. Type: function definition analyzed
  487. Visibility: force_output externally_visible no_reorder public
  488. References: reentry_guard_MCL_EXCLUSIVE_AREA_20/41 (read)msr_MCL_EXCLUSIVE_AREA_20/40 (write)msr_MCL_EXCLUSIVE_AREA_20/40 (read)reentry_guard_MCL_EXCLUSIVE_AREA_20/41 (read)reentry_guard_MCL_EXCLUSIVE_AREA_20/41 (write)
  489. Referring:
  490. Availability: available
  491. Function flags: body
  492. Called by:
  493. Calls: Mcl_schm_read_msr/94
  494. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_19/134 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_19) @06b9cc40
  495. Type: function definition analyzed
  496. Visibility: force_output externally_visible no_reorder public
  497. References: reentry_guard_MCL_EXCLUSIVE_AREA_19/39 (read)reentry_guard_MCL_EXCLUSIVE_AREA_19/39 (write)msr_MCL_EXCLUSIVE_AREA_19/38 (read)reentry_guard_MCL_EXCLUSIVE_AREA_19/39 (read)
  498. Referring:
  499. Availability: available
  500. Function flags: body
  501. Called by:
  502. Calls:
  503. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_19/133 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_19) @06b9c9a0
  504. Type: function definition analyzed
  505. Visibility: force_output externally_visible no_reorder public
  506. References: reentry_guard_MCL_EXCLUSIVE_AREA_19/39 (read)msr_MCL_EXCLUSIVE_AREA_19/38 (write)msr_MCL_EXCLUSIVE_AREA_19/38 (read)reentry_guard_MCL_EXCLUSIVE_AREA_19/39 (read)reentry_guard_MCL_EXCLUSIVE_AREA_19/39 (write)
  507. Referring:
  508. Availability: available
  509. Function flags: body
  510. Called by:
  511. Calls: Mcl_schm_read_msr/94
  512. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_18/132 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_18) @06b9c700
  513. Type: function definition analyzed
  514. Visibility: force_output externally_visible no_reorder public
  515. References: reentry_guard_MCL_EXCLUSIVE_AREA_18/37 (read)reentry_guard_MCL_EXCLUSIVE_AREA_18/37 (write)msr_MCL_EXCLUSIVE_AREA_18/36 (read)reentry_guard_MCL_EXCLUSIVE_AREA_18/37 (read)
  516. Referring:
  517. Availability: available
  518. Function flags: body
  519. Called by:
  520. Calls:
  521. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_18/131 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_18) @06b9c460
  522. Type: function definition analyzed
  523. Visibility: force_output externally_visible no_reorder public
  524. References: reentry_guard_MCL_EXCLUSIVE_AREA_18/37 (read)msr_MCL_EXCLUSIVE_AREA_18/36 (write)msr_MCL_EXCLUSIVE_AREA_18/36 (read)reentry_guard_MCL_EXCLUSIVE_AREA_18/37 (read)reentry_guard_MCL_EXCLUSIVE_AREA_18/37 (write)
  525. Referring:
  526. Availability: available
  527. Function flags: body
  528. Called by:
  529. Calls: Mcl_schm_read_msr/94
  530. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_17/130 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_17) @06b9c1c0
  531. Type: function definition analyzed
  532. Visibility: force_output externally_visible no_reorder public
  533. References: reentry_guard_MCL_EXCLUSIVE_AREA_17/35 (read)reentry_guard_MCL_EXCLUSIVE_AREA_17/35 (write)msr_MCL_EXCLUSIVE_AREA_17/34 (read)reentry_guard_MCL_EXCLUSIVE_AREA_17/35 (read)
  534. Referring:
  535. Availability: available
  536. Function flags: body
  537. Called by:
  538. Calls:
  539. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_17/129 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_17) @06b97d20
  540. Type: function definition analyzed
  541. Visibility: force_output externally_visible no_reorder public
  542. References: reentry_guard_MCL_EXCLUSIVE_AREA_17/35 (read)msr_MCL_EXCLUSIVE_AREA_17/34 (write)msr_MCL_EXCLUSIVE_AREA_17/34 (read)reentry_guard_MCL_EXCLUSIVE_AREA_17/35 (read)reentry_guard_MCL_EXCLUSIVE_AREA_17/35 (write)
  543. Referring:
  544. Availability: available
  545. Function flags: body
  546. Called by:
  547. Calls: Mcl_schm_read_msr/94
  548. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_16/128 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_16) @06b977e0
  549. Type: function definition analyzed
  550. Visibility: force_output externally_visible no_reorder public
  551. References: reentry_guard_MCL_EXCLUSIVE_AREA_16/33 (read)reentry_guard_MCL_EXCLUSIVE_AREA_16/33 (write)msr_MCL_EXCLUSIVE_AREA_16/32 (read)reentry_guard_MCL_EXCLUSIVE_AREA_16/33 (read)
  552. Referring:
  553. Availability: available
  554. Function flags: body
  555. Called by:
  556. Calls:
  557. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_16/127 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_16) @06b972a0
  558. Type: function definition analyzed
  559. Visibility: force_output externally_visible no_reorder public
  560. References: reentry_guard_MCL_EXCLUSIVE_AREA_16/33 (read)msr_MCL_EXCLUSIVE_AREA_16/32 (write)msr_MCL_EXCLUSIVE_AREA_16/32 (read)reentry_guard_MCL_EXCLUSIVE_AREA_16/33 (read)reentry_guard_MCL_EXCLUSIVE_AREA_16/33 (write)
  561. Referring:
  562. Availability: available
  563. Function flags: body
  564. Called by:
  565. Calls: Mcl_schm_read_msr/94
  566. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_15/126 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_15) @06b97ee0
  567. Type: function definition analyzed
  568. Visibility: force_output externally_visible no_reorder public
  569. References: reentry_guard_MCL_EXCLUSIVE_AREA_15/31 (read)reentry_guard_MCL_EXCLUSIVE_AREA_15/31 (write)msr_MCL_EXCLUSIVE_AREA_15/30 (read)reentry_guard_MCL_EXCLUSIVE_AREA_15/31 (read)
  570. Referring:
  571. Availability: available
  572. Function flags: body
  573. Called by:
  574. Calls:
  575. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_15/125 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_15) @06b97c40
  576. Type: function definition analyzed
  577. Visibility: force_output externally_visible no_reorder public
  578. References: reentry_guard_MCL_EXCLUSIVE_AREA_15/31 (read)msr_MCL_EXCLUSIVE_AREA_15/30 (write)msr_MCL_EXCLUSIVE_AREA_15/30 (read)reentry_guard_MCL_EXCLUSIVE_AREA_15/31 (read)reentry_guard_MCL_EXCLUSIVE_AREA_15/31 (write)
  579. Referring:
  580. Availability: available
  581. Function flags: body
  582. Called by:
  583. Calls: Mcl_schm_read_msr/94
  584. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_14/124 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_14) @06b979a0
  585. Type: function definition analyzed
  586. Visibility: force_output externally_visible no_reorder public
  587. References: reentry_guard_MCL_EXCLUSIVE_AREA_14/29 (read)reentry_guard_MCL_EXCLUSIVE_AREA_14/29 (write)msr_MCL_EXCLUSIVE_AREA_14/28 (read)reentry_guard_MCL_EXCLUSIVE_AREA_14/29 (read)
  588. Referring:
  589. Availability: available
  590. Function flags: body
  591. Called by:
  592. Calls:
  593. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_14/123 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_14) @06b97700
  594. Type: function definition analyzed
  595. Visibility: force_output externally_visible no_reorder public
  596. References: reentry_guard_MCL_EXCLUSIVE_AREA_14/29 (read)msr_MCL_EXCLUSIVE_AREA_14/28 (write)msr_MCL_EXCLUSIVE_AREA_14/28 (read)reentry_guard_MCL_EXCLUSIVE_AREA_14/29 (read)reentry_guard_MCL_EXCLUSIVE_AREA_14/29 (write)
  597. Referring:
  598. Availability: available
  599. Function flags: body
  600. Called by:
  601. Calls: Mcl_schm_read_msr/94
  602. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_13/122 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_13) @06b97460
  603. Type: function definition analyzed
  604. Visibility: force_output externally_visible no_reorder public
  605. References: reentry_guard_MCL_EXCLUSIVE_AREA_13/27 (read)reentry_guard_MCL_EXCLUSIVE_AREA_13/27 (write)msr_MCL_EXCLUSIVE_AREA_13/26 (read)reentry_guard_MCL_EXCLUSIVE_AREA_13/27 (read)
  606. Referring:
  607. Availability: available
  608. Function flags: body
  609. Called by:
  610. Calls:
  611. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_13/121 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_13) @06b971c0
  612. Type: function definition analyzed
  613. Visibility: force_output externally_visible no_reorder public
  614. References: reentry_guard_MCL_EXCLUSIVE_AREA_13/27 (read)msr_MCL_EXCLUSIVE_AREA_13/26 (write)msr_MCL_EXCLUSIVE_AREA_13/26 (read)reentry_guard_MCL_EXCLUSIVE_AREA_13/27 (read)reentry_guard_MCL_EXCLUSIVE_AREA_13/27 (write)
  615. Referring:
  616. Availability: available
  617. Function flags: body
  618. Called by:
  619. Calls: Mcl_schm_read_msr/94
  620. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_12/120 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_12) @06b90d20
  621. Type: function definition analyzed
  622. Visibility: force_output externally_visible no_reorder public
  623. References: reentry_guard_MCL_EXCLUSIVE_AREA_12/25 (read)reentry_guard_MCL_EXCLUSIVE_AREA_12/25 (write)msr_MCL_EXCLUSIVE_AREA_12/24 (read)reentry_guard_MCL_EXCLUSIVE_AREA_12/25 (read)
  624. Referring:
  625. Availability: available
  626. Function flags: body
  627. Called by:
  628. Calls:
  629. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_12/119 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_12) @06b907e0
  630. Type: function definition analyzed
  631. Visibility: force_output externally_visible no_reorder public
  632. References: reentry_guard_MCL_EXCLUSIVE_AREA_12/25 (read)msr_MCL_EXCLUSIVE_AREA_12/24 (write)msr_MCL_EXCLUSIVE_AREA_12/24 (read)reentry_guard_MCL_EXCLUSIVE_AREA_12/25 (read)reentry_guard_MCL_EXCLUSIVE_AREA_12/25 (write)
  633. Referring:
  634. Availability: available
  635. Function flags: body
  636. Called by:
  637. Calls: Mcl_schm_read_msr/94
  638. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_11/118 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_11) @06b902a0
  639. Type: function definition analyzed
  640. Visibility: force_output externally_visible no_reorder public
  641. References: reentry_guard_MCL_EXCLUSIVE_AREA_11/23 (read)reentry_guard_MCL_EXCLUSIVE_AREA_11/23 (write)msr_MCL_EXCLUSIVE_AREA_11/22 (read)reentry_guard_MCL_EXCLUSIVE_AREA_11/23 (read)
  642. Referring:
  643. Availability: available
  644. Function flags: body
  645. Called by:
  646. Calls:
  647. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_11/117 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_11) @06b90ee0
  648. Type: function definition analyzed
  649. Visibility: force_output externally_visible no_reorder public
  650. References: reentry_guard_MCL_EXCLUSIVE_AREA_11/23 (read)msr_MCL_EXCLUSIVE_AREA_11/22 (write)msr_MCL_EXCLUSIVE_AREA_11/22 (read)reentry_guard_MCL_EXCLUSIVE_AREA_11/23 (read)reentry_guard_MCL_EXCLUSIVE_AREA_11/23 (write)
  651. Referring:
  652. Availability: available
  653. Function flags: body
  654. Called by:
  655. Calls: Mcl_schm_read_msr/94
  656. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_10/116 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_10) @06b90c40
  657. Type: function definition analyzed
  658. Visibility: force_output externally_visible no_reorder public
  659. References: reentry_guard_MCL_EXCLUSIVE_AREA_10/21 (read)reentry_guard_MCL_EXCLUSIVE_AREA_10/21 (write)msr_MCL_EXCLUSIVE_AREA_10/20 (read)reentry_guard_MCL_EXCLUSIVE_AREA_10/21 (read)
  660. Referring:
  661. Availability: available
  662. Function flags: body
  663. Called by:
  664. Calls:
  665. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_10/115 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_10) @06b909a0
  666. Type: function definition analyzed
  667. Visibility: force_output externally_visible no_reorder public
  668. References: reentry_guard_MCL_EXCLUSIVE_AREA_10/21 (read)msr_MCL_EXCLUSIVE_AREA_10/20 (write)msr_MCL_EXCLUSIVE_AREA_10/20 (read)reentry_guard_MCL_EXCLUSIVE_AREA_10/21 (read)reentry_guard_MCL_EXCLUSIVE_AREA_10/21 (write)
  669. Referring:
  670. Availability: available
  671. Function flags: body
  672. Called by:
  673. Calls: Mcl_schm_read_msr/94
  674. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_09/114 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_09) @06b90700
  675. Type: function definition analyzed
  676. Visibility: force_output externally_visible no_reorder public
  677. References: reentry_guard_MCL_EXCLUSIVE_AREA_09/19 (read)reentry_guard_MCL_EXCLUSIVE_AREA_09/19 (write)msr_MCL_EXCLUSIVE_AREA_09/18 (read)reentry_guard_MCL_EXCLUSIVE_AREA_09/19 (read)
  678. Referring:
  679. Availability: available
  680. Function flags: body
  681. Called by:
  682. Calls:
  683. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_09/113 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_09) @06b90460
  684. Type: function definition analyzed
  685. Visibility: force_output externally_visible no_reorder public
  686. References: reentry_guard_MCL_EXCLUSIVE_AREA_09/19 (read)msr_MCL_EXCLUSIVE_AREA_09/18 (write)msr_MCL_EXCLUSIVE_AREA_09/18 (read)reentry_guard_MCL_EXCLUSIVE_AREA_09/19 (read)reentry_guard_MCL_EXCLUSIVE_AREA_09/19 (write)
  687. Referring:
  688. Availability: available
  689. Function flags: body
  690. Called by:
  691. Calls: Mcl_schm_read_msr/94
  692. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_08/112 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_08) @06b901c0
  693. Type: function definition analyzed
  694. Visibility: force_output externally_visible no_reorder public
  695. References: reentry_guard_MCL_EXCLUSIVE_AREA_08/17 (read)reentry_guard_MCL_EXCLUSIVE_AREA_08/17 (write)msr_MCL_EXCLUSIVE_AREA_08/16 (read)reentry_guard_MCL_EXCLUSIVE_AREA_08/17 (read)
  696. Referring:
  697. Availability: available
  698. Function flags: body
  699. Called by:
  700. Calls:
  701. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_08/111 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_08) @06b87d20
  702. Type: function definition analyzed
  703. Visibility: force_output externally_visible no_reorder public
  704. References: reentry_guard_MCL_EXCLUSIVE_AREA_08/17 (read)msr_MCL_EXCLUSIVE_AREA_08/16 (write)msr_MCL_EXCLUSIVE_AREA_08/16 (read)reentry_guard_MCL_EXCLUSIVE_AREA_08/17 (read)reentry_guard_MCL_EXCLUSIVE_AREA_08/17 (write)
  705. Referring:
  706. Availability: available
  707. Function flags: body
  708. Called by:
  709. Calls: Mcl_schm_read_msr/94
  710. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_07/110 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_07) @06b877e0
  711. Type: function definition analyzed
  712. Visibility: force_output externally_visible no_reorder public
  713. References: reentry_guard_MCL_EXCLUSIVE_AREA_07/15 (read)reentry_guard_MCL_EXCLUSIVE_AREA_07/15 (write)msr_MCL_EXCLUSIVE_AREA_07/14 (read)reentry_guard_MCL_EXCLUSIVE_AREA_07/15 (read)
  714. Referring:
  715. Availability: available
  716. Function flags: body
  717. Called by:
  718. Calls:
  719. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_07/109 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_07) @06b872a0
  720. Type: function definition analyzed
  721. Visibility: force_output externally_visible no_reorder public
  722. References: reentry_guard_MCL_EXCLUSIVE_AREA_07/15 (read)msr_MCL_EXCLUSIVE_AREA_07/14 (write)msr_MCL_EXCLUSIVE_AREA_07/14 (read)reentry_guard_MCL_EXCLUSIVE_AREA_07/15 (read)reentry_guard_MCL_EXCLUSIVE_AREA_07/15 (write)
  723. Referring:
  724. Availability: available
  725. Function flags: body
  726. Called by:
  727. Calls: Mcl_schm_read_msr/94
  728. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_06/108 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_06) @06b87ee0
  729. Type: function definition analyzed
  730. Visibility: force_output externally_visible no_reorder public
  731. References: reentry_guard_MCL_EXCLUSIVE_AREA_06/13 (read)reentry_guard_MCL_EXCLUSIVE_AREA_06/13 (write)msr_MCL_EXCLUSIVE_AREA_06/12 (read)reentry_guard_MCL_EXCLUSIVE_AREA_06/13 (read)
  732. Referring:
  733. Availability: available
  734. Function flags: body
  735. Called by:
  736. Calls:
  737. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_06/107 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_06) @06b87c40
  738. Type: function definition analyzed
  739. Visibility: force_output externally_visible no_reorder public
  740. References: reentry_guard_MCL_EXCLUSIVE_AREA_06/13 (read)msr_MCL_EXCLUSIVE_AREA_06/12 (write)msr_MCL_EXCLUSIVE_AREA_06/12 (read)reentry_guard_MCL_EXCLUSIVE_AREA_06/13 (read)reentry_guard_MCL_EXCLUSIVE_AREA_06/13 (write)
  741. Referring:
  742. Availability: available
  743. Function flags: body
  744. Called by:
  745. Calls: Mcl_schm_read_msr/94
  746. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_05/106 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_05) @06b879a0
  747. Type: function definition analyzed
  748. Visibility: force_output externally_visible no_reorder public
  749. References: reentry_guard_MCL_EXCLUSIVE_AREA_05/11 (read)reentry_guard_MCL_EXCLUSIVE_AREA_05/11 (write)msr_MCL_EXCLUSIVE_AREA_05/10 (read)reentry_guard_MCL_EXCLUSIVE_AREA_05/11 (read)
  750. Referring:
  751. Availability: available
  752. Function flags: body
  753. Called by:
  754. Calls:
  755. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_05/105 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_05) @06b87700
  756. Type: function definition analyzed
  757. Visibility: force_output externally_visible no_reorder public
  758. References: reentry_guard_MCL_EXCLUSIVE_AREA_05/11 (read)msr_MCL_EXCLUSIVE_AREA_05/10 (write)msr_MCL_EXCLUSIVE_AREA_05/10 (read)reentry_guard_MCL_EXCLUSIVE_AREA_05/11 (read)reentry_guard_MCL_EXCLUSIVE_AREA_05/11 (write)
  759. Referring:
  760. Availability: available
  761. Function flags: body
  762. Called by:
  763. Calls: Mcl_schm_read_msr/94
  764. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_04/104 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_04) @06b87460
  765. Type: function definition analyzed
  766. Visibility: force_output externally_visible no_reorder public
  767. References: reentry_guard_MCL_EXCLUSIVE_AREA_04/9 (read)reentry_guard_MCL_EXCLUSIVE_AREA_04/9 (write)msr_MCL_EXCLUSIVE_AREA_04/8 (read)reentry_guard_MCL_EXCLUSIVE_AREA_04/9 (read)
  768. Referring:
  769. Availability: available
  770. Function flags: body
  771. Called by:
  772. Calls:
  773. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_04/103 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_04) @06b871c0
  774. Type: function definition analyzed
  775. Visibility: force_output externally_visible no_reorder public
  776. References: reentry_guard_MCL_EXCLUSIVE_AREA_04/9 (read)msr_MCL_EXCLUSIVE_AREA_04/8 (write)msr_MCL_EXCLUSIVE_AREA_04/8 (read)reentry_guard_MCL_EXCLUSIVE_AREA_04/9 (read)reentry_guard_MCL_EXCLUSIVE_AREA_04/9 (write)
  777. Referring:
  778. Availability: available
  779. Function flags: body
  780. Called by:
  781. Calls: Mcl_schm_read_msr/94
  782. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_03/102 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_03) @06aedd20
  783. Type: function definition analyzed
  784. Visibility: force_output externally_visible no_reorder public
  785. References: reentry_guard_MCL_EXCLUSIVE_AREA_03/7 (read)reentry_guard_MCL_EXCLUSIVE_AREA_03/7 (write)msr_MCL_EXCLUSIVE_AREA_03/6 (read)reentry_guard_MCL_EXCLUSIVE_AREA_03/7 (read)
  786. Referring:
  787. Availability: available
  788. Function flags: body
  789. Called by:
  790. Calls:
  791. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_03/101 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_03) @06aed7e0
  792. Type: function definition analyzed
  793. Visibility: force_output externally_visible no_reorder public
  794. References: reentry_guard_MCL_EXCLUSIVE_AREA_03/7 (read)msr_MCL_EXCLUSIVE_AREA_03/6 (write)msr_MCL_EXCLUSIVE_AREA_03/6 (read)reentry_guard_MCL_EXCLUSIVE_AREA_03/7 (read)reentry_guard_MCL_EXCLUSIVE_AREA_03/7 (write)
  795. Referring:
  796. Availability: available
  797. Function flags: body
  798. Called by:
  799. Calls: Mcl_schm_read_msr/94
  800. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_02/100 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_02) @06aed2a0
  801. Type: function definition analyzed
  802. Visibility: force_output externally_visible no_reorder public
  803. References: reentry_guard_MCL_EXCLUSIVE_AREA_02/5 (read)reentry_guard_MCL_EXCLUSIVE_AREA_02/5 (write)msr_MCL_EXCLUSIVE_AREA_02/4 (read)reentry_guard_MCL_EXCLUSIVE_AREA_02/5 (read)
  804. Referring:
  805. Availability: available
  806. Function flags: body
  807. Called by:
  808. Calls:
  809. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_02/99 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_02) @06aedee0
  810. Type: function definition analyzed
  811. Visibility: force_output externally_visible no_reorder public
  812. References: reentry_guard_MCL_EXCLUSIVE_AREA_02/5 (read)msr_MCL_EXCLUSIVE_AREA_02/4 (write)msr_MCL_EXCLUSIVE_AREA_02/4 (read)reentry_guard_MCL_EXCLUSIVE_AREA_02/5 (read)reentry_guard_MCL_EXCLUSIVE_AREA_02/5 (write)
  813. Referring:
  814. Availability: available
  815. Function flags: body
  816. Called by:
  817. Calls: Mcl_schm_read_msr/94
  818. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_01/98 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_01) @06aedc40
  819. Type: function definition analyzed
  820. Visibility: force_output externally_visible no_reorder public
  821. References: reentry_guard_MCL_EXCLUSIVE_AREA_01/3 (read)reentry_guard_MCL_EXCLUSIVE_AREA_01/3 (write)msr_MCL_EXCLUSIVE_AREA_01/2 (read)reentry_guard_MCL_EXCLUSIVE_AREA_01/3 (read)
  822. Referring:
  823. Availability: available
  824. Function flags: body
  825. Called by:
  826. Calls:
  827. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_01/97 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_01) @06aed9a0
  828. Type: function definition analyzed
  829. Visibility: force_output externally_visible no_reorder public
  830. References: reentry_guard_MCL_EXCLUSIVE_AREA_01/3 (read)msr_MCL_EXCLUSIVE_AREA_01/2 (write)msr_MCL_EXCLUSIVE_AREA_01/2 (read)reentry_guard_MCL_EXCLUSIVE_AREA_01/3 (read)reentry_guard_MCL_EXCLUSIVE_AREA_01/3 (write)
  831. Referring:
  832. Availability: available
  833. Function flags: body
  834. Called by:
  835. Calls: Mcl_schm_read_msr/94
  836. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_00/96 (SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_00) @06aed700
  837. Type: function definition analyzed
  838. Visibility: force_output externally_visible no_reorder public
  839. References: reentry_guard_MCL_EXCLUSIVE_AREA_00/1 (read)reentry_guard_MCL_EXCLUSIVE_AREA_00/1 (write)msr_MCL_EXCLUSIVE_AREA_00/0 (read)reentry_guard_MCL_EXCLUSIVE_AREA_00/1 (read)
  840. Referring:
  841. Availability: available
  842. Function flags: body
  843. Called by:
  844. Calls:
  845. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_00/95 (SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_00) @06aed460
  846. Type: function definition analyzed
  847. Visibility: force_output externally_visible no_reorder public
  848. References: reentry_guard_MCL_EXCLUSIVE_AREA_00/1 (read)msr_MCL_EXCLUSIVE_AREA_00/0 (write)msr_MCL_EXCLUSIVE_AREA_00/0 (read)reentry_guard_MCL_EXCLUSIVE_AREA_00/1 (read)reentry_guard_MCL_EXCLUSIVE_AREA_00/1 (write)
  849. Referring:
  850. Availability: available
  851. Function flags: body
  852. Called by:
  853. Calls: Mcl_schm_read_msr/94
  854. Mcl_schm_read_msr/94 (Mcl_schm_read_msr) @06aed1c0
  855. Type: function definition analyzed
  856. Visibility: force_output externally_visible no_reorder public
  857. References:
  858. Referring:
  859. Availability: available
  860. Function flags: body
  861. Called by: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_46/187 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_45/185 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_44/183 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_43/181 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_42/179 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_41/177 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_40/175 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_39/173 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_38/171 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_37/169 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_36/167 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_35/165 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_34/163 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_33/161 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_32/159 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_31/157 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_30/155 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_29/153 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_28/151 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_27/149 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_26/147 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_25/145 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_24/143 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_23/141 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_22/139 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_21/137 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_20/135 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_19/133 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_18/131 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_17/129 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_16/127 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_15/125 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_14/123 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_13/121 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_12/119 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_11/117 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_10/115 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_09/113 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_08/111 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_07/109 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_06/107 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_05/105 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_04/103 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_03/101 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_02/99 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_01/97 SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_00/95
  862. Calls:
  863. reentry_guard_MCL_EXCLUSIVE_AREA_46/93 (reentry_guard_MCL_EXCLUSIVE_AREA_46) @06aeb678
  864. Type: variable definition analyzed
  865. Visibility: force_output no_reorder prevailing_def_ironly
  866. References:
  867. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_46/187 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_46/187 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_46/187 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_46/188 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_46/188 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_46/188 (read)
  868. Availability: available
  869. Varpool flags:
  870. msr_MCL_EXCLUSIVE_AREA_46/92 (msr_MCL_EXCLUSIVE_AREA_46) @06aeb5e8
  871. Type: variable definition analyzed
  872. Visibility: force_output no_reorder prevailing_def_ironly
  873. References:
  874. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_46/187 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_46/187 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_46/188 (read)
  875. Availability: available
  876. Varpool flags:
  877. reentry_guard_MCL_EXCLUSIVE_AREA_45/91 (reentry_guard_MCL_EXCLUSIVE_AREA_45) @06aeb558
  878. Type: variable definition analyzed
  879. Visibility: force_output no_reorder prevailing_def_ironly
  880. References:
  881. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_45/185 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_45/185 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_45/185 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_45/186 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_45/186 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_45/186 (read)
  882. Availability: available
  883. Varpool flags:
  884. msr_MCL_EXCLUSIVE_AREA_45/90 (msr_MCL_EXCLUSIVE_AREA_45) @06aeb4c8
  885. Type: variable definition analyzed
  886. Visibility: force_output no_reorder prevailing_def_ironly
  887. References:
  888. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_45/185 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_45/185 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_45/186 (read)
  889. Availability: available
  890. Varpool flags:
  891. reentry_guard_MCL_EXCLUSIVE_AREA_44/89 (reentry_guard_MCL_EXCLUSIVE_AREA_44) @06aeb438
  892. Type: variable definition analyzed
  893. Visibility: force_output no_reorder prevailing_def_ironly
  894. References:
  895. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_44/183 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_44/183 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_44/183 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_44/184 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_44/184 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_44/184 (read)
  896. Availability: available
  897. Varpool flags:
  898. msr_MCL_EXCLUSIVE_AREA_44/88 (msr_MCL_EXCLUSIVE_AREA_44) @06aeb3a8
  899. Type: variable definition analyzed
  900. Visibility: force_output no_reorder prevailing_def_ironly
  901. References:
  902. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_44/183 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_44/183 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_44/184 (read)
  903. Availability: available
  904. Varpool flags:
  905. reentry_guard_MCL_EXCLUSIVE_AREA_43/87 (reentry_guard_MCL_EXCLUSIVE_AREA_43) @06aeb318
  906. Type: variable definition analyzed
  907. Visibility: force_output no_reorder prevailing_def_ironly
  908. References:
  909. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_43/181 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_43/181 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_43/181 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_43/182 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_43/182 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_43/182 (read)
  910. Availability: available
  911. Varpool flags:
  912. msr_MCL_EXCLUSIVE_AREA_43/86 (msr_MCL_EXCLUSIVE_AREA_43) @06aeb288
  913. Type: variable definition analyzed
  914. Visibility: force_output no_reorder prevailing_def_ironly
  915. References:
  916. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_43/181 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_43/181 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_43/182 (read)
  917. Availability: available
  918. Varpool flags:
  919. reentry_guard_MCL_EXCLUSIVE_AREA_42/85 (reentry_guard_MCL_EXCLUSIVE_AREA_42) @06aeb1f8
  920. Type: variable definition analyzed
  921. Visibility: force_output no_reorder prevailing_def_ironly
  922. References:
  923. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_42/179 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_42/179 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_42/179 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_42/180 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_42/180 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_42/180 (read)
  924. Availability: available
  925. Varpool flags:
  926. msr_MCL_EXCLUSIVE_AREA_42/84 (msr_MCL_EXCLUSIVE_AREA_42) @06aeb168
  927. Type: variable definition analyzed
  928. Visibility: force_output no_reorder prevailing_def_ironly
  929. References:
  930. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_42/179 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_42/179 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_42/180 (read)
  931. Availability: available
  932. Varpool flags:
  933. reentry_guard_MCL_EXCLUSIVE_AREA_41/83 (reentry_guard_MCL_EXCLUSIVE_AREA_41) @06aeb0d8
  934. Type: variable definition analyzed
  935. Visibility: force_output no_reorder prevailing_def_ironly
  936. References:
  937. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_41/177 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_41/177 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_41/177 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_41/178 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_41/178 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_41/178 (read)
  938. Availability: available
  939. Varpool flags:
  940. msr_MCL_EXCLUSIVE_AREA_41/82 (msr_MCL_EXCLUSIVE_AREA_41) @06aeb048
  941. Type: variable definition analyzed
  942. Visibility: force_output no_reorder prevailing_def_ironly
  943. References:
  944. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_41/177 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_41/177 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_41/178 (read)
  945. Availability: available
  946. Varpool flags:
  947. reentry_guard_MCL_EXCLUSIVE_AREA_40/81 (reentry_guard_MCL_EXCLUSIVE_AREA_40) @06ae5f78
  948. Type: variable definition analyzed
  949. Visibility: force_output no_reorder prevailing_def_ironly
  950. References:
  951. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_40/175 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_40/175 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_40/175 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_40/176 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_40/176 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_40/176 (read)
  952. Availability: available
  953. Varpool flags:
  954. msr_MCL_EXCLUSIVE_AREA_40/80 (msr_MCL_EXCLUSIVE_AREA_40) @06ae5ee8
  955. Type: variable definition analyzed
  956. Visibility: force_output no_reorder prevailing_def_ironly
  957. References:
  958. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_40/175 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_40/175 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_40/176 (read)
  959. Availability: available
  960. Varpool flags:
  961. reentry_guard_MCL_EXCLUSIVE_AREA_39/79 (reentry_guard_MCL_EXCLUSIVE_AREA_39) @06ae5e58
  962. Type: variable definition analyzed
  963. Visibility: force_output no_reorder prevailing_def_ironly
  964. References:
  965. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_39/173 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_39/173 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_39/173 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_39/174 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_39/174 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_39/174 (read)
  966. Availability: available
  967. Varpool flags:
  968. msr_MCL_EXCLUSIVE_AREA_39/78 (msr_MCL_EXCLUSIVE_AREA_39) @06ae5dc8
  969. Type: variable definition analyzed
  970. Visibility: force_output no_reorder prevailing_def_ironly
  971. References:
  972. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_39/173 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_39/173 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_39/174 (read)
  973. Availability: available
  974. Varpool flags:
  975. reentry_guard_MCL_EXCLUSIVE_AREA_38/77 (reentry_guard_MCL_EXCLUSIVE_AREA_38) @06ae5d38
  976. Type: variable definition analyzed
  977. Visibility: force_output no_reorder prevailing_def_ironly
  978. References:
  979. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_38/171 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_38/171 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_38/171 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_38/172 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_38/172 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_38/172 (read)
  980. Availability: available
  981. Varpool flags:
  982. msr_MCL_EXCLUSIVE_AREA_38/76 (msr_MCL_EXCLUSIVE_AREA_38) @06ae5ca8
  983. Type: variable definition analyzed
  984. Visibility: force_output no_reorder prevailing_def_ironly
  985. References:
  986. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_38/171 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_38/171 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_38/172 (read)
  987. Availability: available
  988. Varpool flags:
  989. reentry_guard_MCL_EXCLUSIVE_AREA_37/75 (reentry_guard_MCL_EXCLUSIVE_AREA_37) @06ae5c18
  990. Type: variable definition analyzed
  991. Visibility: force_output no_reorder prevailing_def_ironly
  992. References:
  993. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_37/169 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_37/169 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_37/169 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_37/170 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_37/170 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_37/170 (read)
  994. Availability: available
  995. Varpool flags:
  996. msr_MCL_EXCLUSIVE_AREA_37/74 (msr_MCL_EXCLUSIVE_AREA_37) @06ae5b88
  997. Type: variable definition analyzed
  998. Visibility: force_output no_reorder prevailing_def_ironly
  999. References:
  1000. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_37/169 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_37/169 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_37/170 (read)
  1001. Availability: available
  1002. Varpool flags:
  1003. reentry_guard_MCL_EXCLUSIVE_AREA_36/73 (reentry_guard_MCL_EXCLUSIVE_AREA_36) @06ae5af8
  1004. Type: variable definition analyzed
  1005. Visibility: force_output no_reorder prevailing_def_ironly
  1006. References:
  1007. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_36/167 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_36/167 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_36/167 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_36/168 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_36/168 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_36/168 (read)
  1008. Availability: available
  1009. Varpool flags:
  1010. msr_MCL_EXCLUSIVE_AREA_36/72 (msr_MCL_EXCLUSIVE_AREA_36) @06ae5a68
  1011. Type: variable definition analyzed
  1012. Visibility: force_output no_reorder prevailing_def_ironly
  1013. References:
  1014. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_36/167 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_36/167 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_36/168 (read)
  1015. Availability: available
  1016. Varpool flags:
  1017. reentry_guard_MCL_EXCLUSIVE_AREA_35/71 (reentry_guard_MCL_EXCLUSIVE_AREA_35) @06ae59d8
  1018. Type: variable definition analyzed
  1019. Visibility: force_output no_reorder prevailing_def_ironly
  1020. References:
  1021. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_35/165 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_35/165 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_35/165 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_35/166 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_35/166 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_35/166 (read)
  1022. Availability: available
  1023. Varpool flags:
  1024. msr_MCL_EXCLUSIVE_AREA_35/70 (msr_MCL_EXCLUSIVE_AREA_35) @06ae5948
  1025. Type: variable definition analyzed
  1026. Visibility: force_output no_reorder prevailing_def_ironly
  1027. References:
  1028. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_35/165 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_35/165 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_35/166 (read)
  1029. Availability: available
  1030. Varpool flags:
  1031. reentry_guard_MCL_EXCLUSIVE_AREA_34/69 (reentry_guard_MCL_EXCLUSIVE_AREA_34) @06ae58b8
  1032. Type: variable definition analyzed
  1033. Visibility: force_output no_reorder prevailing_def_ironly
  1034. References:
  1035. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_34/163 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_34/163 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_34/163 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_34/164 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_34/164 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_34/164 (read)
  1036. Availability: available
  1037. Varpool flags:
  1038. msr_MCL_EXCLUSIVE_AREA_34/68 (msr_MCL_EXCLUSIVE_AREA_34) @06ae5828
  1039. Type: variable definition analyzed
  1040. Visibility: force_output no_reorder prevailing_def_ironly
  1041. References:
  1042. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_34/163 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_34/163 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_34/164 (read)
  1043. Availability: available
  1044. Varpool flags:
  1045. reentry_guard_MCL_EXCLUSIVE_AREA_33/67 (reentry_guard_MCL_EXCLUSIVE_AREA_33) @06ae5798
  1046. Type: variable definition analyzed
  1047. Visibility: force_output no_reorder prevailing_def_ironly
  1048. References:
  1049. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_33/161 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_33/161 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_33/161 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_33/162 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_33/162 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_33/162 (read)
  1050. Availability: available
  1051. Varpool flags:
  1052. msr_MCL_EXCLUSIVE_AREA_33/66 (msr_MCL_EXCLUSIVE_AREA_33) @06ae5708
  1053. Type: variable definition analyzed
  1054. Visibility: force_output no_reorder prevailing_def_ironly
  1055. References:
  1056. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_33/161 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_33/161 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_33/162 (read)
  1057. Availability: available
  1058. Varpool flags:
  1059. reentry_guard_MCL_EXCLUSIVE_AREA_32/65 (reentry_guard_MCL_EXCLUSIVE_AREA_32) @06ae5678
  1060. Type: variable definition analyzed
  1061. Visibility: force_output no_reorder prevailing_def_ironly
  1062. References:
  1063. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_32/159 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_32/159 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_32/159 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_32/160 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_32/160 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_32/160 (read)
  1064. Availability: available
  1065. Varpool flags:
  1066. msr_MCL_EXCLUSIVE_AREA_32/64 (msr_MCL_EXCLUSIVE_AREA_32) @06ae55e8
  1067. Type: variable definition analyzed
  1068. Visibility: force_output no_reorder prevailing_def_ironly
  1069. References:
  1070. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_32/159 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_32/159 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_32/160 (read)
  1071. Availability: available
  1072. Varpool flags:
  1073. reentry_guard_MCL_EXCLUSIVE_AREA_31/63 (reentry_guard_MCL_EXCLUSIVE_AREA_31) @06ae5558
  1074. Type: variable definition analyzed
  1075. Visibility: force_output no_reorder prevailing_def_ironly
  1076. References:
  1077. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_31/157 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_31/157 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_31/157 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_31/158 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_31/158 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_31/158 (read)
  1078. Availability: available
  1079. Varpool flags:
  1080. msr_MCL_EXCLUSIVE_AREA_31/62 (msr_MCL_EXCLUSIVE_AREA_31) @06ae54c8
  1081. Type: variable definition analyzed
  1082. Visibility: force_output no_reorder prevailing_def_ironly
  1083. References:
  1084. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_31/157 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_31/157 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_31/158 (read)
  1085. Availability: available
  1086. Varpool flags:
  1087. reentry_guard_MCL_EXCLUSIVE_AREA_30/61 (reentry_guard_MCL_EXCLUSIVE_AREA_30) @06ae5438
  1088. Type: variable definition analyzed
  1089. Visibility: force_output no_reorder prevailing_def_ironly
  1090. References:
  1091. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_30/155 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_30/155 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_30/155 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_30/156 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_30/156 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_30/156 (read)
  1092. Availability: available
  1093. Varpool flags:
  1094. msr_MCL_EXCLUSIVE_AREA_30/60 (msr_MCL_EXCLUSIVE_AREA_30) @06ae53a8
  1095. Type: variable definition analyzed
  1096. Visibility: force_output no_reorder prevailing_def_ironly
  1097. References:
  1098. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_30/155 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_30/155 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_30/156 (read)
  1099. Availability: available
  1100. Varpool flags:
  1101. reentry_guard_MCL_EXCLUSIVE_AREA_29/59 (reentry_guard_MCL_EXCLUSIVE_AREA_29) @06ae5318
  1102. Type: variable definition analyzed
  1103. Visibility: force_output no_reorder prevailing_def_ironly
  1104. References:
  1105. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_29/153 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_29/153 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_29/153 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_29/154 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_29/154 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_29/154 (read)
  1106. Availability: available
  1107. Varpool flags:
  1108. msr_MCL_EXCLUSIVE_AREA_29/58 (msr_MCL_EXCLUSIVE_AREA_29) @06ae5288
  1109. Type: variable definition analyzed
  1110. Visibility: force_output no_reorder prevailing_def_ironly
  1111. References:
  1112. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_29/153 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_29/153 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_29/154 (read)
  1113. Availability: available
  1114. Varpool flags:
  1115. reentry_guard_MCL_EXCLUSIVE_AREA_28/57 (reentry_guard_MCL_EXCLUSIVE_AREA_28) @06ae51f8
  1116. Type: variable definition analyzed
  1117. Visibility: force_output no_reorder prevailing_def_ironly
  1118. References:
  1119. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_28/151 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_28/151 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_28/151 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_28/152 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_28/152 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_28/152 (read)
  1120. Availability: available
  1121. Varpool flags:
  1122. msr_MCL_EXCLUSIVE_AREA_28/56 (msr_MCL_EXCLUSIVE_AREA_28) @06ae5168
  1123. Type: variable definition analyzed
  1124. Visibility: force_output no_reorder prevailing_def_ironly
  1125. References:
  1126. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_28/151 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_28/151 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_28/152 (read)
  1127. Availability: available
  1128. Varpool flags:
  1129. reentry_guard_MCL_EXCLUSIVE_AREA_27/55 (reentry_guard_MCL_EXCLUSIVE_AREA_27) @06ae50d8
  1130. Type: variable definition analyzed
  1131. Visibility: force_output no_reorder prevailing_def_ironly
  1132. References:
  1133. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_27/149 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_27/149 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_27/149 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_27/150 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_27/150 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_27/150 (read)
  1134. Availability: available
  1135. Varpool flags:
  1136. msr_MCL_EXCLUSIVE_AREA_27/54 (msr_MCL_EXCLUSIVE_AREA_27) @06ae5048
  1137. Type: variable definition analyzed
  1138. Visibility: force_output no_reorder prevailing_def_ironly
  1139. References:
  1140. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_27/149 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_27/149 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_27/150 (read)
  1141. Availability: available
  1142. Varpool flags:
  1143. reentry_guard_MCL_EXCLUSIVE_AREA_26/53 (reentry_guard_MCL_EXCLUSIVE_AREA_26) @06a9ff78
  1144. Type: variable definition analyzed
  1145. Visibility: force_output no_reorder prevailing_def_ironly
  1146. References:
  1147. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_26/147 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_26/147 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_26/147 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_26/148 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_26/148 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_26/148 (read)
  1148. Availability: available
  1149. Varpool flags:
  1150. msr_MCL_EXCLUSIVE_AREA_26/52 (msr_MCL_EXCLUSIVE_AREA_26) @06a9fee8
  1151. Type: variable definition analyzed
  1152. Visibility: force_output no_reorder prevailing_def_ironly
  1153. References:
  1154. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_26/147 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_26/147 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_26/148 (read)
  1155. Availability: available
  1156. Varpool flags:
  1157. reentry_guard_MCL_EXCLUSIVE_AREA_25/51 (reentry_guard_MCL_EXCLUSIVE_AREA_25) @06a9fe58
  1158. Type: variable definition analyzed
  1159. Visibility: force_output no_reorder prevailing_def_ironly
  1160. References:
  1161. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_25/145 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_25/145 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_25/145 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_25/146 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_25/146 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_25/146 (read)
  1162. Availability: available
  1163. Varpool flags:
  1164. msr_MCL_EXCLUSIVE_AREA_25/50 (msr_MCL_EXCLUSIVE_AREA_25) @06a9fdc8
  1165. Type: variable definition analyzed
  1166. Visibility: force_output no_reorder prevailing_def_ironly
  1167. References:
  1168. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_25/145 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_25/145 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_25/146 (read)
  1169. Availability: available
  1170. Varpool flags:
  1171. reentry_guard_MCL_EXCLUSIVE_AREA_24/49 (reentry_guard_MCL_EXCLUSIVE_AREA_24) @06a9fd38
  1172. Type: variable definition analyzed
  1173. Visibility: force_output no_reorder prevailing_def_ironly
  1174. References:
  1175. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_24/143 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_24/143 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_24/143 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_24/144 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_24/144 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_24/144 (read)
  1176. Availability: available
  1177. Varpool flags:
  1178. msr_MCL_EXCLUSIVE_AREA_24/48 (msr_MCL_EXCLUSIVE_AREA_24) @06a9fca8
  1179. Type: variable definition analyzed
  1180. Visibility: force_output no_reorder prevailing_def_ironly
  1181. References:
  1182. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_24/143 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_24/143 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_24/144 (read)
  1183. Availability: available
  1184. Varpool flags:
  1185. reentry_guard_MCL_EXCLUSIVE_AREA_23/47 (reentry_guard_MCL_EXCLUSIVE_AREA_23) @06a9fc18
  1186. Type: variable definition analyzed
  1187. Visibility: force_output no_reorder prevailing_def_ironly
  1188. References:
  1189. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_23/141 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_23/141 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_23/141 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_23/142 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_23/142 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_23/142 (read)
  1190. Availability: available
  1191. Varpool flags:
  1192. msr_MCL_EXCLUSIVE_AREA_23/46 (msr_MCL_EXCLUSIVE_AREA_23) @06a9fb88
  1193. Type: variable definition analyzed
  1194. Visibility: force_output no_reorder prevailing_def_ironly
  1195. References:
  1196. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_23/141 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_23/141 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_23/142 (read)
  1197. Availability: available
  1198. Varpool flags:
  1199. reentry_guard_MCL_EXCLUSIVE_AREA_22/45 (reentry_guard_MCL_EXCLUSIVE_AREA_22) @06a9faf8
  1200. Type: variable definition analyzed
  1201. Visibility: force_output no_reorder prevailing_def_ironly
  1202. References:
  1203. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_22/139 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_22/139 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_22/139 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_22/140 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_22/140 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_22/140 (read)
  1204. Availability: available
  1205. Varpool flags:
  1206. msr_MCL_EXCLUSIVE_AREA_22/44 (msr_MCL_EXCLUSIVE_AREA_22) @06a9fa68
  1207. Type: variable definition analyzed
  1208. Visibility: force_output no_reorder prevailing_def_ironly
  1209. References:
  1210. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_22/139 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_22/139 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_22/140 (read)
  1211. Availability: available
  1212. Varpool flags:
  1213. reentry_guard_MCL_EXCLUSIVE_AREA_21/43 (reentry_guard_MCL_EXCLUSIVE_AREA_21) @06a9f9d8
  1214. Type: variable definition analyzed
  1215. Visibility: force_output no_reorder prevailing_def_ironly
  1216. References:
  1217. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_21/137 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_21/137 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_21/137 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_21/138 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_21/138 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_21/138 (read)
  1218. Availability: available
  1219. Varpool flags:
  1220. msr_MCL_EXCLUSIVE_AREA_21/42 (msr_MCL_EXCLUSIVE_AREA_21) @06a9f948
  1221. Type: variable definition analyzed
  1222. Visibility: force_output no_reorder prevailing_def_ironly
  1223. References:
  1224. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_21/137 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_21/137 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_21/138 (read)
  1225. Availability: available
  1226. Varpool flags:
  1227. reentry_guard_MCL_EXCLUSIVE_AREA_20/41 (reentry_guard_MCL_EXCLUSIVE_AREA_20) @06a9f8b8
  1228. Type: variable definition analyzed
  1229. Visibility: force_output no_reorder prevailing_def_ironly
  1230. References:
  1231. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_20/135 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_20/135 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_20/135 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_20/136 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_20/136 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_20/136 (read)
  1232. Availability: available
  1233. Varpool flags:
  1234. msr_MCL_EXCLUSIVE_AREA_20/40 (msr_MCL_EXCLUSIVE_AREA_20) @06a9f828
  1235. Type: variable definition analyzed
  1236. Visibility: force_output no_reorder prevailing_def_ironly
  1237. References:
  1238. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_20/135 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_20/135 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_20/136 (read)
  1239. Availability: available
  1240. Varpool flags:
  1241. reentry_guard_MCL_EXCLUSIVE_AREA_19/39 (reentry_guard_MCL_EXCLUSIVE_AREA_19) @06a9f798
  1242. Type: variable definition analyzed
  1243. Visibility: force_output no_reorder prevailing_def_ironly
  1244. References:
  1245. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_19/133 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_19/133 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_19/133 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_19/134 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_19/134 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_19/134 (read)
  1246. Availability: available
  1247. Varpool flags:
  1248. msr_MCL_EXCLUSIVE_AREA_19/38 (msr_MCL_EXCLUSIVE_AREA_19) @06a9f708
  1249. Type: variable definition analyzed
  1250. Visibility: force_output no_reorder prevailing_def_ironly
  1251. References:
  1252. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_19/133 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_19/133 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_19/134 (read)
  1253. Availability: available
  1254. Varpool flags:
  1255. reentry_guard_MCL_EXCLUSIVE_AREA_18/37 (reentry_guard_MCL_EXCLUSIVE_AREA_18) @06a9f678
  1256. Type: variable definition analyzed
  1257. Visibility: force_output no_reorder prevailing_def_ironly
  1258. References:
  1259. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_18/131 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_18/131 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_18/131 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_18/132 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_18/132 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_18/132 (read)
  1260. Availability: available
  1261. Varpool flags:
  1262. msr_MCL_EXCLUSIVE_AREA_18/36 (msr_MCL_EXCLUSIVE_AREA_18) @06a9f5e8
  1263. Type: variable definition analyzed
  1264. Visibility: force_output no_reorder prevailing_def_ironly
  1265. References:
  1266. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_18/131 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_18/131 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_18/132 (read)
  1267. Availability: available
  1268. Varpool flags:
  1269. reentry_guard_MCL_EXCLUSIVE_AREA_17/35 (reentry_guard_MCL_EXCLUSIVE_AREA_17) @06a9f558
  1270. Type: variable definition analyzed
  1271. Visibility: force_output no_reorder prevailing_def_ironly
  1272. References:
  1273. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_17/129 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_17/129 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_17/129 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_17/130 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_17/130 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_17/130 (read)
  1274. Availability: available
  1275. Varpool flags:
  1276. msr_MCL_EXCLUSIVE_AREA_17/34 (msr_MCL_EXCLUSIVE_AREA_17) @06a9f4c8
  1277. Type: variable definition analyzed
  1278. Visibility: force_output no_reorder prevailing_def_ironly
  1279. References:
  1280. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_17/129 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_17/129 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_17/130 (read)
  1281. Availability: available
  1282. Varpool flags:
  1283. reentry_guard_MCL_EXCLUSIVE_AREA_16/33 (reentry_guard_MCL_EXCLUSIVE_AREA_16) @06a9f438
  1284. Type: variable definition analyzed
  1285. Visibility: force_output no_reorder prevailing_def_ironly
  1286. References:
  1287. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_16/127 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_16/127 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_16/127 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_16/128 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_16/128 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_16/128 (read)
  1288. Availability: available
  1289. Varpool flags:
  1290. msr_MCL_EXCLUSIVE_AREA_16/32 (msr_MCL_EXCLUSIVE_AREA_16) @06a9f3a8
  1291. Type: variable definition analyzed
  1292. Visibility: force_output no_reorder prevailing_def_ironly
  1293. References:
  1294. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_16/127 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_16/127 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_16/128 (read)
  1295. Availability: available
  1296. Varpool flags:
  1297. reentry_guard_MCL_EXCLUSIVE_AREA_15/31 (reentry_guard_MCL_EXCLUSIVE_AREA_15) @06a9f318
  1298. Type: variable definition analyzed
  1299. Visibility: force_output no_reorder prevailing_def_ironly
  1300. References:
  1301. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_15/125 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_15/125 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_15/125 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_15/126 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_15/126 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_15/126 (read)
  1302. Availability: available
  1303. Varpool flags:
  1304. msr_MCL_EXCLUSIVE_AREA_15/30 (msr_MCL_EXCLUSIVE_AREA_15) @06a9f288
  1305. Type: variable definition analyzed
  1306. Visibility: force_output no_reorder prevailing_def_ironly
  1307. References:
  1308. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_15/125 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_15/125 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_15/126 (read)
  1309. Availability: available
  1310. Varpool flags:
  1311. reentry_guard_MCL_EXCLUSIVE_AREA_14/29 (reentry_guard_MCL_EXCLUSIVE_AREA_14) @06a9f1f8
  1312. Type: variable definition analyzed
  1313. Visibility: force_output no_reorder prevailing_def_ironly
  1314. References:
  1315. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_14/123 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_14/123 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_14/123 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_14/124 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_14/124 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_14/124 (read)
  1316. Availability: available
  1317. Varpool flags:
  1318. msr_MCL_EXCLUSIVE_AREA_14/28 (msr_MCL_EXCLUSIVE_AREA_14) @06a9f168
  1319. Type: variable definition analyzed
  1320. Visibility: force_output no_reorder prevailing_def_ironly
  1321. References:
  1322. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_14/123 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_14/123 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_14/124 (read)
  1323. Availability: available
  1324. Varpool flags:
  1325. reentry_guard_MCL_EXCLUSIVE_AREA_13/27 (reentry_guard_MCL_EXCLUSIVE_AREA_13) @06a9f0d8
  1326. Type: variable definition analyzed
  1327. Visibility: force_output no_reorder prevailing_def_ironly
  1328. References:
  1329. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_13/121 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_13/121 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_13/121 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_13/122 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_13/122 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_13/122 (read)
  1330. Availability: available
  1331. Varpool flags:
  1332. msr_MCL_EXCLUSIVE_AREA_13/26 (msr_MCL_EXCLUSIVE_AREA_13) @06a9f048
  1333. Type: variable definition analyzed
  1334. Visibility: force_output no_reorder prevailing_def_ironly
  1335. References:
  1336. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_13/121 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_13/121 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_13/122 (read)
  1337. Availability: available
  1338. Varpool flags:
  1339. reentry_guard_MCL_EXCLUSIVE_AREA_12/25 (reentry_guard_MCL_EXCLUSIVE_AREA_12) @06a99f78
  1340. Type: variable definition analyzed
  1341. Visibility: force_output no_reorder prevailing_def_ironly
  1342. References:
  1343. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_12/119 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_12/119 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_12/119 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_12/120 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_12/120 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_12/120 (read)
  1344. Availability: available
  1345. Varpool flags:
  1346. msr_MCL_EXCLUSIVE_AREA_12/24 (msr_MCL_EXCLUSIVE_AREA_12) @06a99ee8
  1347. Type: variable definition analyzed
  1348. Visibility: force_output no_reorder prevailing_def_ironly
  1349. References:
  1350. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_12/119 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_12/119 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_12/120 (read)
  1351. Availability: available
  1352. Varpool flags:
  1353. reentry_guard_MCL_EXCLUSIVE_AREA_11/23 (reentry_guard_MCL_EXCLUSIVE_AREA_11) @06a99e58
  1354. Type: variable definition analyzed
  1355. Visibility: force_output no_reorder prevailing_def_ironly
  1356. References:
  1357. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_11/117 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_11/117 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_11/117 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_11/118 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_11/118 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_11/118 (read)
  1358. Availability: available
  1359. Varpool flags:
  1360. msr_MCL_EXCLUSIVE_AREA_11/22 (msr_MCL_EXCLUSIVE_AREA_11) @06a99dc8
  1361. Type: variable definition analyzed
  1362. Visibility: force_output no_reorder prevailing_def_ironly
  1363. References:
  1364. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_11/117 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_11/117 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_11/118 (read)
  1365. Availability: available
  1366. Varpool flags:
  1367. reentry_guard_MCL_EXCLUSIVE_AREA_10/21 (reentry_guard_MCL_EXCLUSIVE_AREA_10) @06a99d38
  1368. Type: variable definition analyzed
  1369. Visibility: force_output no_reorder prevailing_def_ironly
  1370. References:
  1371. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_10/115 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_10/115 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_10/115 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_10/116 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_10/116 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_10/116 (read)
  1372. Availability: available
  1373. Varpool flags:
  1374. msr_MCL_EXCLUSIVE_AREA_10/20 (msr_MCL_EXCLUSIVE_AREA_10) @06a99ca8
  1375. Type: variable definition analyzed
  1376. Visibility: force_output no_reorder prevailing_def_ironly
  1377. References:
  1378. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_10/115 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_10/115 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_10/116 (read)
  1379. Availability: available
  1380. Varpool flags:
  1381. reentry_guard_MCL_EXCLUSIVE_AREA_09/19 (reentry_guard_MCL_EXCLUSIVE_AREA_09) @06a99c18
  1382. Type: variable definition analyzed
  1383. Visibility: force_output no_reorder prevailing_def_ironly
  1384. References:
  1385. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_09/113 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_09/113 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_09/113 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_09/114 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_09/114 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_09/114 (read)
  1386. Availability: available
  1387. Varpool flags:
  1388. msr_MCL_EXCLUSIVE_AREA_09/18 (msr_MCL_EXCLUSIVE_AREA_09) @06a99b88
  1389. Type: variable definition analyzed
  1390. Visibility: force_output no_reorder prevailing_def_ironly
  1391. References:
  1392. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_09/113 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_09/113 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_09/114 (read)
  1393. Availability: available
  1394. Varpool flags:
  1395. reentry_guard_MCL_EXCLUSIVE_AREA_08/17 (reentry_guard_MCL_EXCLUSIVE_AREA_08) @06a99af8
  1396. Type: variable definition analyzed
  1397. Visibility: force_output no_reorder prevailing_def_ironly
  1398. References:
  1399. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_08/111 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_08/111 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_08/111 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_08/112 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_08/112 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_08/112 (read)
  1400. Availability: available
  1401. Varpool flags:
  1402. msr_MCL_EXCLUSIVE_AREA_08/16 (msr_MCL_EXCLUSIVE_AREA_08) @06a99a68
  1403. Type: variable definition analyzed
  1404. Visibility: force_output no_reorder prevailing_def_ironly
  1405. References:
  1406. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_08/111 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_08/111 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_08/112 (read)
  1407. Availability: available
  1408. Varpool flags:
  1409. reentry_guard_MCL_EXCLUSIVE_AREA_07/15 (reentry_guard_MCL_EXCLUSIVE_AREA_07) @06a999d8
  1410. Type: variable definition analyzed
  1411. Visibility: force_output no_reorder prevailing_def_ironly
  1412. References:
  1413. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_07/109 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_07/109 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_07/109 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_07/110 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_07/110 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_07/110 (read)
  1414. Availability: available
  1415. Varpool flags:
  1416. msr_MCL_EXCLUSIVE_AREA_07/14 (msr_MCL_EXCLUSIVE_AREA_07) @06a99948
  1417. Type: variable definition analyzed
  1418. Visibility: force_output no_reorder prevailing_def_ironly
  1419. References:
  1420. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_07/109 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_07/109 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_07/110 (read)
  1421. Availability: available
  1422. Varpool flags:
  1423. reentry_guard_MCL_EXCLUSIVE_AREA_06/13 (reentry_guard_MCL_EXCLUSIVE_AREA_06) @06a998b8
  1424. Type: variable definition analyzed
  1425. Visibility: force_output no_reorder prevailing_def_ironly
  1426. References:
  1427. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_06/107 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_06/107 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_06/107 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_06/108 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_06/108 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_06/108 (read)
  1428. Availability: available
  1429. Varpool flags:
  1430. msr_MCL_EXCLUSIVE_AREA_06/12 (msr_MCL_EXCLUSIVE_AREA_06) @06a99828
  1431. Type: variable definition analyzed
  1432. Visibility: force_output no_reorder prevailing_def_ironly
  1433. References:
  1434. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_06/107 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_06/107 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_06/108 (read)
  1435. Availability: available
  1436. Varpool flags:
  1437. reentry_guard_MCL_EXCLUSIVE_AREA_05/11 (reentry_guard_MCL_EXCLUSIVE_AREA_05) @06a99798
  1438. Type: variable definition analyzed
  1439. Visibility: force_output no_reorder prevailing_def_ironly
  1440. References:
  1441. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_05/105 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_05/105 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_05/105 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_05/106 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_05/106 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_05/106 (read)
  1442. Availability: available
  1443. Varpool flags:
  1444. msr_MCL_EXCLUSIVE_AREA_05/10 (msr_MCL_EXCLUSIVE_AREA_05) @06a99708
  1445. Type: variable definition analyzed
  1446. Visibility: force_output no_reorder prevailing_def_ironly
  1447. References:
  1448. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_05/105 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_05/105 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_05/106 (read)
  1449. Availability: available
  1450. Varpool flags:
  1451. reentry_guard_MCL_EXCLUSIVE_AREA_04/9 (reentry_guard_MCL_EXCLUSIVE_AREA_04) @06a99678
  1452. Type: variable definition analyzed
  1453. Visibility: force_output no_reorder prevailing_def_ironly
  1454. References:
  1455. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_04/103 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_04/103 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_04/103 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_04/104 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_04/104 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_04/104 (read)
  1456. Availability: available
  1457. Varpool flags:
  1458. msr_MCL_EXCLUSIVE_AREA_04/8 (msr_MCL_EXCLUSIVE_AREA_04) @06a995e8
  1459. Type: variable definition analyzed
  1460. Visibility: force_output no_reorder prevailing_def_ironly
  1461. References:
  1462. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_04/103 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_04/103 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_04/104 (read)
  1463. Availability: available
  1464. Varpool flags:
  1465. reentry_guard_MCL_EXCLUSIVE_AREA_03/7 (reentry_guard_MCL_EXCLUSIVE_AREA_03) @06a99558
  1466. Type: variable definition analyzed
  1467. Visibility: force_output no_reorder prevailing_def_ironly
  1468. References:
  1469. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_03/101 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_03/101 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_03/101 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_03/102 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_03/102 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_03/102 (read)
  1470. Availability: available
  1471. Varpool flags:
  1472. msr_MCL_EXCLUSIVE_AREA_03/6 (msr_MCL_EXCLUSIVE_AREA_03) @06a994c8
  1473. Type: variable definition analyzed
  1474. Visibility: force_output no_reorder prevailing_def_ironly
  1475. References:
  1476. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_03/101 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_03/101 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_03/102 (read)
  1477. Availability: available
  1478. Varpool flags:
  1479. reentry_guard_MCL_EXCLUSIVE_AREA_02/5 (reentry_guard_MCL_EXCLUSIVE_AREA_02) @06a99438
  1480. Type: variable definition analyzed
  1481. Visibility: force_output no_reorder prevailing_def_ironly
  1482. References:
  1483. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_02/99 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_02/99 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_02/99 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_02/100 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_02/100 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_02/100 (read)
  1484. Availability: available
  1485. Varpool flags:
  1486. msr_MCL_EXCLUSIVE_AREA_02/4 (msr_MCL_EXCLUSIVE_AREA_02) @06a993a8
  1487. Type: variable definition analyzed
  1488. Visibility: force_output no_reorder prevailing_def_ironly
  1489. References:
  1490. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_02/99 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_02/99 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_02/100 (read)
  1491. Availability: available
  1492. Varpool flags:
  1493. reentry_guard_MCL_EXCLUSIVE_AREA_01/3 (reentry_guard_MCL_EXCLUSIVE_AREA_01) @06a99318
  1494. Type: variable definition analyzed
  1495. Visibility: force_output no_reorder prevailing_def_ironly
  1496. References:
  1497. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_01/97 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_01/97 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_01/97 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_01/98 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_01/98 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_01/98 (read)
  1498. Availability: available
  1499. Varpool flags:
  1500. msr_MCL_EXCLUSIVE_AREA_01/2 (msr_MCL_EXCLUSIVE_AREA_01) @06a99288
  1501. Type: variable definition analyzed
  1502. Visibility: force_output no_reorder prevailing_def_ironly
  1503. References:
  1504. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_01/97 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_01/97 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_01/98 (read)
  1505. Availability: available
  1506. Varpool flags:
  1507. reentry_guard_MCL_EXCLUSIVE_AREA_00/1 (reentry_guard_MCL_EXCLUSIVE_AREA_00) @06a991f8
  1508. Type: variable definition analyzed
  1509. Visibility: force_output no_reorder prevailing_def_ironly
  1510. References:
  1511. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_00/95 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_00/95 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_00/95 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_00/96 (read)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_00/96 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_00/96 (read)
  1512. Availability: available
  1513. Varpool flags:
  1514. msr_MCL_EXCLUSIVE_AREA_00/0 (msr_MCL_EXCLUSIVE_AREA_00) @06a99168
  1515. Type: variable definition analyzed
  1516. Visibility: force_output no_reorder prevailing_def_ironly
  1517. References:
  1518. Referring: SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_00/95 (read)SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_00/95 (write)SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_00/96 (read)
  1519. Availability: available
  1520. Varpool flags:
  1521. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_46 ()
  1522. {
  1523. uint32 u32CoreId;
  1524. long unsigned int _1;
  1525. long unsigned int _2;
  1526. long unsigned int _3;
  1527. long unsigned int _4;
  1528. long unsigned int _5;
  1529. <bb 2> :
  1530. u32CoreId_7 = 0;
  1531. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_46[u32CoreId_7];
  1532. _2 = _1 + 4294967295;
  1533. reentry_guard_MCL_EXCLUSIVE_AREA_46[u32CoreId_7] ={v} _2;
  1534. _3 ={v} msr_MCL_EXCLUSIVE_AREA_46[u32CoreId_7];
  1535. _4 = _3 & 1;
  1536. if (_4 == 0)
  1537. goto <bb 3>; [INV]
  1538. else
  1539. goto <bb 5>; [INV]
  1540. <bb 3> :
  1541. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_46[u32CoreId_7];
  1542. if (_5 == 0)
  1543. goto <bb 4>; [INV]
  1544. else
  1545. goto <bb 5>; [INV]
  1546. <bb 4> :
  1547. __asm__ __volatile__(" cpsie i");
  1548. <bb 5> :
  1549. return;
  1550. }
  1551. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_46 ()
  1552. {
  1553. uint32 u32CoreId;
  1554. long unsigned int _1;
  1555. long unsigned int _2;
  1556. long unsigned int _3;
  1557. long unsigned int _4;
  1558. long unsigned int _5;
  1559. long unsigned int _6;
  1560. <bb 2> :
  1561. u32CoreId_8 = 0;
  1562. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_46[u32CoreId_8];
  1563. if (_1 == 0)
  1564. goto <bb 3>; [INV]
  1565. else
  1566. goto <bb 5>; [INV]
  1567. <bb 3> :
  1568. _2 = Mcl_schm_read_msr ();
  1569. msr_MCL_EXCLUSIVE_AREA_46[u32CoreId_8] ={v} _2;
  1570. _3 ={v} msr_MCL_EXCLUSIVE_AREA_46[u32CoreId_8];
  1571. _4 = _3 & 1;
  1572. if (_4 == 0)
  1573. goto <bb 4>; [INV]
  1574. else
  1575. goto <bb 5>; [INV]
  1576. <bb 4> :
  1577. __asm__ __volatile__(" cpsid i");
  1578. <bb 5> :
  1579. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_46[u32CoreId_8];
  1580. _6 = _5 + 1;
  1581. reentry_guard_MCL_EXCLUSIVE_AREA_46[u32CoreId_8] ={v} _6;
  1582. return;
  1583. }
  1584. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_45 ()
  1585. {
  1586. uint32 u32CoreId;
  1587. long unsigned int _1;
  1588. long unsigned int _2;
  1589. long unsigned int _3;
  1590. long unsigned int _4;
  1591. long unsigned int _5;
  1592. <bb 2> :
  1593. u32CoreId_7 = 0;
  1594. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_45[u32CoreId_7];
  1595. _2 = _1 + 4294967295;
  1596. reentry_guard_MCL_EXCLUSIVE_AREA_45[u32CoreId_7] ={v} _2;
  1597. _3 ={v} msr_MCL_EXCLUSIVE_AREA_45[u32CoreId_7];
  1598. _4 = _3 & 1;
  1599. if (_4 == 0)
  1600. goto <bb 3>; [INV]
  1601. else
  1602. goto <bb 5>; [INV]
  1603. <bb 3> :
  1604. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_45[u32CoreId_7];
  1605. if (_5 == 0)
  1606. goto <bb 4>; [INV]
  1607. else
  1608. goto <bb 5>; [INV]
  1609. <bb 4> :
  1610. __asm__ __volatile__(" cpsie i");
  1611. <bb 5> :
  1612. return;
  1613. }
  1614. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_45 ()
  1615. {
  1616. uint32 u32CoreId;
  1617. long unsigned int _1;
  1618. long unsigned int _2;
  1619. long unsigned int _3;
  1620. long unsigned int _4;
  1621. long unsigned int _5;
  1622. long unsigned int _6;
  1623. <bb 2> :
  1624. u32CoreId_8 = 0;
  1625. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_45[u32CoreId_8];
  1626. if (_1 == 0)
  1627. goto <bb 3>; [INV]
  1628. else
  1629. goto <bb 5>; [INV]
  1630. <bb 3> :
  1631. _2 = Mcl_schm_read_msr ();
  1632. msr_MCL_EXCLUSIVE_AREA_45[u32CoreId_8] ={v} _2;
  1633. _3 ={v} msr_MCL_EXCLUSIVE_AREA_45[u32CoreId_8];
  1634. _4 = _3 & 1;
  1635. if (_4 == 0)
  1636. goto <bb 4>; [INV]
  1637. else
  1638. goto <bb 5>; [INV]
  1639. <bb 4> :
  1640. __asm__ __volatile__(" cpsid i");
  1641. <bb 5> :
  1642. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_45[u32CoreId_8];
  1643. _6 = _5 + 1;
  1644. reentry_guard_MCL_EXCLUSIVE_AREA_45[u32CoreId_8] ={v} _6;
  1645. return;
  1646. }
  1647. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_44 ()
  1648. {
  1649. uint32 u32CoreId;
  1650. long unsigned int _1;
  1651. long unsigned int _2;
  1652. long unsigned int _3;
  1653. long unsigned int _4;
  1654. long unsigned int _5;
  1655. <bb 2> :
  1656. u32CoreId_7 = 0;
  1657. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_44[u32CoreId_7];
  1658. _2 = _1 + 4294967295;
  1659. reentry_guard_MCL_EXCLUSIVE_AREA_44[u32CoreId_7] ={v} _2;
  1660. _3 ={v} msr_MCL_EXCLUSIVE_AREA_44[u32CoreId_7];
  1661. _4 = _3 & 1;
  1662. if (_4 == 0)
  1663. goto <bb 3>; [INV]
  1664. else
  1665. goto <bb 5>; [INV]
  1666. <bb 3> :
  1667. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_44[u32CoreId_7];
  1668. if (_5 == 0)
  1669. goto <bb 4>; [INV]
  1670. else
  1671. goto <bb 5>; [INV]
  1672. <bb 4> :
  1673. __asm__ __volatile__(" cpsie i");
  1674. <bb 5> :
  1675. return;
  1676. }
  1677. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_44 ()
  1678. {
  1679. uint32 u32CoreId;
  1680. long unsigned int _1;
  1681. long unsigned int _2;
  1682. long unsigned int _3;
  1683. long unsigned int _4;
  1684. long unsigned int _5;
  1685. long unsigned int _6;
  1686. <bb 2> :
  1687. u32CoreId_8 = 0;
  1688. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_44[u32CoreId_8];
  1689. if (_1 == 0)
  1690. goto <bb 3>; [INV]
  1691. else
  1692. goto <bb 5>; [INV]
  1693. <bb 3> :
  1694. _2 = Mcl_schm_read_msr ();
  1695. msr_MCL_EXCLUSIVE_AREA_44[u32CoreId_8] ={v} _2;
  1696. _3 ={v} msr_MCL_EXCLUSIVE_AREA_44[u32CoreId_8];
  1697. _4 = _3 & 1;
  1698. if (_4 == 0)
  1699. goto <bb 4>; [INV]
  1700. else
  1701. goto <bb 5>; [INV]
  1702. <bb 4> :
  1703. __asm__ __volatile__(" cpsid i");
  1704. <bb 5> :
  1705. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_44[u32CoreId_8];
  1706. _6 = _5 + 1;
  1707. reentry_guard_MCL_EXCLUSIVE_AREA_44[u32CoreId_8] ={v} _6;
  1708. return;
  1709. }
  1710. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_43 ()
  1711. {
  1712. uint32 u32CoreId;
  1713. long unsigned int _1;
  1714. long unsigned int _2;
  1715. long unsigned int _3;
  1716. long unsigned int _4;
  1717. long unsigned int _5;
  1718. <bb 2> :
  1719. u32CoreId_7 = 0;
  1720. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_43[u32CoreId_7];
  1721. _2 = _1 + 4294967295;
  1722. reentry_guard_MCL_EXCLUSIVE_AREA_43[u32CoreId_7] ={v} _2;
  1723. _3 ={v} msr_MCL_EXCLUSIVE_AREA_43[u32CoreId_7];
  1724. _4 = _3 & 1;
  1725. if (_4 == 0)
  1726. goto <bb 3>; [INV]
  1727. else
  1728. goto <bb 5>; [INV]
  1729. <bb 3> :
  1730. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_43[u32CoreId_7];
  1731. if (_5 == 0)
  1732. goto <bb 4>; [INV]
  1733. else
  1734. goto <bb 5>; [INV]
  1735. <bb 4> :
  1736. __asm__ __volatile__(" cpsie i");
  1737. <bb 5> :
  1738. return;
  1739. }
  1740. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_43 ()
  1741. {
  1742. uint32 u32CoreId;
  1743. long unsigned int _1;
  1744. long unsigned int _2;
  1745. long unsigned int _3;
  1746. long unsigned int _4;
  1747. long unsigned int _5;
  1748. long unsigned int _6;
  1749. <bb 2> :
  1750. u32CoreId_8 = 0;
  1751. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_43[u32CoreId_8];
  1752. if (_1 == 0)
  1753. goto <bb 3>; [INV]
  1754. else
  1755. goto <bb 5>; [INV]
  1756. <bb 3> :
  1757. _2 = Mcl_schm_read_msr ();
  1758. msr_MCL_EXCLUSIVE_AREA_43[u32CoreId_8] ={v} _2;
  1759. _3 ={v} msr_MCL_EXCLUSIVE_AREA_43[u32CoreId_8];
  1760. _4 = _3 & 1;
  1761. if (_4 == 0)
  1762. goto <bb 4>; [INV]
  1763. else
  1764. goto <bb 5>; [INV]
  1765. <bb 4> :
  1766. __asm__ __volatile__(" cpsid i");
  1767. <bb 5> :
  1768. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_43[u32CoreId_8];
  1769. _6 = _5 + 1;
  1770. reentry_guard_MCL_EXCLUSIVE_AREA_43[u32CoreId_8] ={v} _6;
  1771. return;
  1772. }
  1773. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_42 ()
  1774. {
  1775. uint32 u32CoreId;
  1776. long unsigned int _1;
  1777. long unsigned int _2;
  1778. long unsigned int _3;
  1779. long unsigned int _4;
  1780. long unsigned int _5;
  1781. <bb 2> :
  1782. u32CoreId_7 = 0;
  1783. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_42[u32CoreId_7];
  1784. _2 = _1 + 4294967295;
  1785. reentry_guard_MCL_EXCLUSIVE_AREA_42[u32CoreId_7] ={v} _2;
  1786. _3 ={v} msr_MCL_EXCLUSIVE_AREA_42[u32CoreId_7];
  1787. _4 = _3 & 1;
  1788. if (_4 == 0)
  1789. goto <bb 3>; [INV]
  1790. else
  1791. goto <bb 5>; [INV]
  1792. <bb 3> :
  1793. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_42[u32CoreId_7];
  1794. if (_5 == 0)
  1795. goto <bb 4>; [INV]
  1796. else
  1797. goto <bb 5>; [INV]
  1798. <bb 4> :
  1799. __asm__ __volatile__(" cpsie i");
  1800. <bb 5> :
  1801. return;
  1802. }
  1803. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_42 ()
  1804. {
  1805. uint32 u32CoreId;
  1806. long unsigned int _1;
  1807. long unsigned int _2;
  1808. long unsigned int _3;
  1809. long unsigned int _4;
  1810. long unsigned int _5;
  1811. long unsigned int _6;
  1812. <bb 2> :
  1813. u32CoreId_8 = 0;
  1814. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_42[u32CoreId_8];
  1815. if (_1 == 0)
  1816. goto <bb 3>; [INV]
  1817. else
  1818. goto <bb 5>; [INV]
  1819. <bb 3> :
  1820. _2 = Mcl_schm_read_msr ();
  1821. msr_MCL_EXCLUSIVE_AREA_42[u32CoreId_8] ={v} _2;
  1822. _3 ={v} msr_MCL_EXCLUSIVE_AREA_42[u32CoreId_8];
  1823. _4 = _3 & 1;
  1824. if (_4 == 0)
  1825. goto <bb 4>; [INV]
  1826. else
  1827. goto <bb 5>; [INV]
  1828. <bb 4> :
  1829. __asm__ __volatile__(" cpsid i");
  1830. <bb 5> :
  1831. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_42[u32CoreId_8];
  1832. _6 = _5 + 1;
  1833. reentry_guard_MCL_EXCLUSIVE_AREA_42[u32CoreId_8] ={v} _6;
  1834. return;
  1835. }
  1836. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_41 ()
  1837. {
  1838. uint32 u32CoreId;
  1839. long unsigned int _1;
  1840. long unsigned int _2;
  1841. long unsigned int _3;
  1842. long unsigned int _4;
  1843. long unsigned int _5;
  1844. <bb 2> :
  1845. u32CoreId_7 = 0;
  1846. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_41[u32CoreId_7];
  1847. _2 = _1 + 4294967295;
  1848. reentry_guard_MCL_EXCLUSIVE_AREA_41[u32CoreId_7] ={v} _2;
  1849. _3 ={v} msr_MCL_EXCLUSIVE_AREA_41[u32CoreId_7];
  1850. _4 = _3 & 1;
  1851. if (_4 == 0)
  1852. goto <bb 3>; [INV]
  1853. else
  1854. goto <bb 5>; [INV]
  1855. <bb 3> :
  1856. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_41[u32CoreId_7];
  1857. if (_5 == 0)
  1858. goto <bb 4>; [INV]
  1859. else
  1860. goto <bb 5>; [INV]
  1861. <bb 4> :
  1862. __asm__ __volatile__(" cpsie i");
  1863. <bb 5> :
  1864. return;
  1865. }
  1866. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_41 ()
  1867. {
  1868. uint32 u32CoreId;
  1869. long unsigned int _1;
  1870. long unsigned int _2;
  1871. long unsigned int _3;
  1872. long unsigned int _4;
  1873. long unsigned int _5;
  1874. long unsigned int _6;
  1875. <bb 2> :
  1876. u32CoreId_8 = 0;
  1877. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_41[u32CoreId_8];
  1878. if (_1 == 0)
  1879. goto <bb 3>; [INV]
  1880. else
  1881. goto <bb 5>; [INV]
  1882. <bb 3> :
  1883. _2 = Mcl_schm_read_msr ();
  1884. msr_MCL_EXCLUSIVE_AREA_41[u32CoreId_8] ={v} _2;
  1885. _3 ={v} msr_MCL_EXCLUSIVE_AREA_41[u32CoreId_8];
  1886. _4 = _3 & 1;
  1887. if (_4 == 0)
  1888. goto <bb 4>; [INV]
  1889. else
  1890. goto <bb 5>; [INV]
  1891. <bb 4> :
  1892. __asm__ __volatile__(" cpsid i");
  1893. <bb 5> :
  1894. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_41[u32CoreId_8];
  1895. _6 = _5 + 1;
  1896. reentry_guard_MCL_EXCLUSIVE_AREA_41[u32CoreId_8] ={v} _6;
  1897. return;
  1898. }
  1899. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_40 ()
  1900. {
  1901. uint32 u32CoreId;
  1902. long unsigned int _1;
  1903. long unsigned int _2;
  1904. long unsigned int _3;
  1905. long unsigned int _4;
  1906. long unsigned int _5;
  1907. <bb 2> :
  1908. u32CoreId_7 = 0;
  1909. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_40[u32CoreId_7];
  1910. _2 = _1 + 4294967295;
  1911. reentry_guard_MCL_EXCLUSIVE_AREA_40[u32CoreId_7] ={v} _2;
  1912. _3 ={v} msr_MCL_EXCLUSIVE_AREA_40[u32CoreId_7];
  1913. _4 = _3 & 1;
  1914. if (_4 == 0)
  1915. goto <bb 3>; [INV]
  1916. else
  1917. goto <bb 5>; [INV]
  1918. <bb 3> :
  1919. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_40[u32CoreId_7];
  1920. if (_5 == 0)
  1921. goto <bb 4>; [INV]
  1922. else
  1923. goto <bb 5>; [INV]
  1924. <bb 4> :
  1925. __asm__ __volatile__(" cpsie i");
  1926. <bb 5> :
  1927. return;
  1928. }
  1929. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_40 ()
  1930. {
  1931. uint32 u32CoreId;
  1932. long unsigned int _1;
  1933. long unsigned int _2;
  1934. long unsigned int _3;
  1935. long unsigned int _4;
  1936. long unsigned int _5;
  1937. long unsigned int _6;
  1938. <bb 2> :
  1939. u32CoreId_8 = 0;
  1940. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_40[u32CoreId_8];
  1941. if (_1 == 0)
  1942. goto <bb 3>; [INV]
  1943. else
  1944. goto <bb 5>; [INV]
  1945. <bb 3> :
  1946. _2 = Mcl_schm_read_msr ();
  1947. msr_MCL_EXCLUSIVE_AREA_40[u32CoreId_8] ={v} _2;
  1948. _3 ={v} msr_MCL_EXCLUSIVE_AREA_40[u32CoreId_8];
  1949. _4 = _3 & 1;
  1950. if (_4 == 0)
  1951. goto <bb 4>; [INV]
  1952. else
  1953. goto <bb 5>; [INV]
  1954. <bb 4> :
  1955. __asm__ __volatile__(" cpsid i");
  1956. <bb 5> :
  1957. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_40[u32CoreId_8];
  1958. _6 = _5 + 1;
  1959. reentry_guard_MCL_EXCLUSIVE_AREA_40[u32CoreId_8] ={v} _6;
  1960. return;
  1961. }
  1962. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_39 ()
  1963. {
  1964. uint32 u32CoreId;
  1965. long unsigned int _1;
  1966. long unsigned int _2;
  1967. long unsigned int _3;
  1968. long unsigned int _4;
  1969. long unsigned int _5;
  1970. <bb 2> :
  1971. u32CoreId_7 = 0;
  1972. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_39[u32CoreId_7];
  1973. _2 = _1 + 4294967295;
  1974. reentry_guard_MCL_EXCLUSIVE_AREA_39[u32CoreId_7] ={v} _2;
  1975. _3 ={v} msr_MCL_EXCLUSIVE_AREA_39[u32CoreId_7];
  1976. _4 = _3 & 1;
  1977. if (_4 == 0)
  1978. goto <bb 3>; [INV]
  1979. else
  1980. goto <bb 5>; [INV]
  1981. <bb 3> :
  1982. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_39[u32CoreId_7];
  1983. if (_5 == 0)
  1984. goto <bb 4>; [INV]
  1985. else
  1986. goto <bb 5>; [INV]
  1987. <bb 4> :
  1988. __asm__ __volatile__(" cpsie i");
  1989. <bb 5> :
  1990. return;
  1991. }
  1992. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_39 ()
  1993. {
  1994. uint32 u32CoreId;
  1995. long unsigned int _1;
  1996. long unsigned int _2;
  1997. long unsigned int _3;
  1998. long unsigned int _4;
  1999. long unsigned int _5;
  2000. long unsigned int _6;
  2001. <bb 2> :
  2002. u32CoreId_8 = 0;
  2003. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_39[u32CoreId_8];
  2004. if (_1 == 0)
  2005. goto <bb 3>; [INV]
  2006. else
  2007. goto <bb 5>; [INV]
  2008. <bb 3> :
  2009. _2 = Mcl_schm_read_msr ();
  2010. msr_MCL_EXCLUSIVE_AREA_39[u32CoreId_8] ={v} _2;
  2011. _3 ={v} msr_MCL_EXCLUSIVE_AREA_39[u32CoreId_8];
  2012. _4 = _3 & 1;
  2013. if (_4 == 0)
  2014. goto <bb 4>; [INV]
  2015. else
  2016. goto <bb 5>; [INV]
  2017. <bb 4> :
  2018. __asm__ __volatile__(" cpsid i");
  2019. <bb 5> :
  2020. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_39[u32CoreId_8];
  2021. _6 = _5 + 1;
  2022. reentry_guard_MCL_EXCLUSIVE_AREA_39[u32CoreId_8] ={v} _6;
  2023. return;
  2024. }
  2025. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_38 ()
  2026. {
  2027. uint32 u32CoreId;
  2028. long unsigned int _1;
  2029. long unsigned int _2;
  2030. long unsigned int _3;
  2031. long unsigned int _4;
  2032. long unsigned int _5;
  2033. <bb 2> :
  2034. u32CoreId_7 = 0;
  2035. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_38[u32CoreId_7];
  2036. _2 = _1 + 4294967295;
  2037. reentry_guard_MCL_EXCLUSIVE_AREA_38[u32CoreId_7] ={v} _2;
  2038. _3 ={v} msr_MCL_EXCLUSIVE_AREA_38[u32CoreId_7];
  2039. _4 = _3 & 1;
  2040. if (_4 == 0)
  2041. goto <bb 3>; [INV]
  2042. else
  2043. goto <bb 5>; [INV]
  2044. <bb 3> :
  2045. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_38[u32CoreId_7];
  2046. if (_5 == 0)
  2047. goto <bb 4>; [INV]
  2048. else
  2049. goto <bb 5>; [INV]
  2050. <bb 4> :
  2051. __asm__ __volatile__(" cpsie i");
  2052. <bb 5> :
  2053. return;
  2054. }
  2055. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_38 ()
  2056. {
  2057. uint32 u32CoreId;
  2058. long unsigned int _1;
  2059. long unsigned int _2;
  2060. long unsigned int _3;
  2061. long unsigned int _4;
  2062. long unsigned int _5;
  2063. long unsigned int _6;
  2064. <bb 2> :
  2065. u32CoreId_8 = 0;
  2066. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_38[u32CoreId_8];
  2067. if (_1 == 0)
  2068. goto <bb 3>; [INV]
  2069. else
  2070. goto <bb 5>; [INV]
  2071. <bb 3> :
  2072. _2 = Mcl_schm_read_msr ();
  2073. msr_MCL_EXCLUSIVE_AREA_38[u32CoreId_8] ={v} _2;
  2074. _3 ={v} msr_MCL_EXCLUSIVE_AREA_38[u32CoreId_8];
  2075. _4 = _3 & 1;
  2076. if (_4 == 0)
  2077. goto <bb 4>; [INV]
  2078. else
  2079. goto <bb 5>; [INV]
  2080. <bb 4> :
  2081. __asm__ __volatile__(" cpsid i");
  2082. <bb 5> :
  2083. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_38[u32CoreId_8];
  2084. _6 = _5 + 1;
  2085. reentry_guard_MCL_EXCLUSIVE_AREA_38[u32CoreId_8] ={v} _6;
  2086. return;
  2087. }
  2088. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_37 ()
  2089. {
  2090. uint32 u32CoreId;
  2091. long unsigned int _1;
  2092. long unsigned int _2;
  2093. long unsigned int _3;
  2094. long unsigned int _4;
  2095. long unsigned int _5;
  2096. <bb 2> :
  2097. u32CoreId_7 = 0;
  2098. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_37[u32CoreId_7];
  2099. _2 = _1 + 4294967295;
  2100. reentry_guard_MCL_EXCLUSIVE_AREA_37[u32CoreId_7] ={v} _2;
  2101. _3 ={v} msr_MCL_EXCLUSIVE_AREA_37[u32CoreId_7];
  2102. _4 = _3 & 1;
  2103. if (_4 == 0)
  2104. goto <bb 3>; [INV]
  2105. else
  2106. goto <bb 5>; [INV]
  2107. <bb 3> :
  2108. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_37[u32CoreId_7];
  2109. if (_5 == 0)
  2110. goto <bb 4>; [INV]
  2111. else
  2112. goto <bb 5>; [INV]
  2113. <bb 4> :
  2114. __asm__ __volatile__(" cpsie i");
  2115. <bb 5> :
  2116. return;
  2117. }
  2118. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_37 ()
  2119. {
  2120. uint32 u32CoreId;
  2121. long unsigned int _1;
  2122. long unsigned int _2;
  2123. long unsigned int _3;
  2124. long unsigned int _4;
  2125. long unsigned int _5;
  2126. long unsigned int _6;
  2127. <bb 2> :
  2128. u32CoreId_8 = 0;
  2129. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_37[u32CoreId_8];
  2130. if (_1 == 0)
  2131. goto <bb 3>; [INV]
  2132. else
  2133. goto <bb 5>; [INV]
  2134. <bb 3> :
  2135. _2 = Mcl_schm_read_msr ();
  2136. msr_MCL_EXCLUSIVE_AREA_37[u32CoreId_8] ={v} _2;
  2137. _3 ={v} msr_MCL_EXCLUSIVE_AREA_37[u32CoreId_8];
  2138. _4 = _3 & 1;
  2139. if (_4 == 0)
  2140. goto <bb 4>; [INV]
  2141. else
  2142. goto <bb 5>; [INV]
  2143. <bb 4> :
  2144. __asm__ __volatile__(" cpsid i");
  2145. <bb 5> :
  2146. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_37[u32CoreId_8];
  2147. _6 = _5 + 1;
  2148. reentry_guard_MCL_EXCLUSIVE_AREA_37[u32CoreId_8] ={v} _6;
  2149. return;
  2150. }
  2151. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_36 ()
  2152. {
  2153. uint32 u32CoreId;
  2154. long unsigned int _1;
  2155. long unsigned int _2;
  2156. long unsigned int _3;
  2157. long unsigned int _4;
  2158. long unsigned int _5;
  2159. <bb 2> :
  2160. u32CoreId_7 = 0;
  2161. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_36[u32CoreId_7];
  2162. _2 = _1 + 4294967295;
  2163. reentry_guard_MCL_EXCLUSIVE_AREA_36[u32CoreId_7] ={v} _2;
  2164. _3 ={v} msr_MCL_EXCLUSIVE_AREA_36[u32CoreId_7];
  2165. _4 = _3 & 1;
  2166. if (_4 == 0)
  2167. goto <bb 3>; [INV]
  2168. else
  2169. goto <bb 5>; [INV]
  2170. <bb 3> :
  2171. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_36[u32CoreId_7];
  2172. if (_5 == 0)
  2173. goto <bb 4>; [INV]
  2174. else
  2175. goto <bb 5>; [INV]
  2176. <bb 4> :
  2177. __asm__ __volatile__(" cpsie i");
  2178. <bb 5> :
  2179. return;
  2180. }
  2181. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_36 ()
  2182. {
  2183. uint32 u32CoreId;
  2184. long unsigned int _1;
  2185. long unsigned int _2;
  2186. long unsigned int _3;
  2187. long unsigned int _4;
  2188. long unsigned int _5;
  2189. long unsigned int _6;
  2190. <bb 2> :
  2191. u32CoreId_8 = 0;
  2192. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_36[u32CoreId_8];
  2193. if (_1 == 0)
  2194. goto <bb 3>; [INV]
  2195. else
  2196. goto <bb 5>; [INV]
  2197. <bb 3> :
  2198. _2 = Mcl_schm_read_msr ();
  2199. msr_MCL_EXCLUSIVE_AREA_36[u32CoreId_8] ={v} _2;
  2200. _3 ={v} msr_MCL_EXCLUSIVE_AREA_36[u32CoreId_8];
  2201. _4 = _3 & 1;
  2202. if (_4 == 0)
  2203. goto <bb 4>; [INV]
  2204. else
  2205. goto <bb 5>; [INV]
  2206. <bb 4> :
  2207. __asm__ __volatile__(" cpsid i");
  2208. <bb 5> :
  2209. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_36[u32CoreId_8];
  2210. _6 = _5 + 1;
  2211. reentry_guard_MCL_EXCLUSIVE_AREA_36[u32CoreId_8] ={v} _6;
  2212. return;
  2213. }
  2214. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_35 ()
  2215. {
  2216. uint32 u32CoreId;
  2217. long unsigned int _1;
  2218. long unsigned int _2;
  2219. long unsigned int _3;
  2220. long unsigned int _4;
  2221. long unsigned int _5;
  2222. <bb 2> :
  2223. u32CoreId_7 = 0;
  2224. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_35[u32CoreId_7];
  2225. _2 = _1 + 4294967295;
  2226. reentry_guard_MCL_EXCLUSIVE_AREA_35[u32CoreId_7] ={v} _2;
  2227. _3 ={v} msr_MCL_EXCLUSIVE_AREA_35[u32CoreId_7];
  2228. _4 = _3 & 1;
  2229. if (_4 == 0)
  2230. goto <bb 3>; [INV]
  2231. else
  2232. goto <bb 5>; [INV]
  2233. <bb 3> :
  2234. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_35[u32CoreId_7];
  2235. if (_5 == 0)
  2236. goto <bb 4>; [INV]
  2237. else
  2238. goto <bb 5>; [INV]
  2239. <bb 4> :
  2240. __asm__ __volatile__(" cpsie i");
  2241. <bb 5> :
  2242. return;
  2243. }
  2244. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_35 ()
  2245. {
  2246. uint32 u32CoreId;
  2247. long unsigned int _1;
  2248. long unsigned int _2;
  2249. long unsigned int _3;
  2250. long unsigned int _4;
  2251. long unsigned int _5;
  2252. long unsigned int _6;
  2253. <bb 2> :
  2254. u32CoreId_8 = 0;
  2255. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_35[u32CoreId_8];
  2256. if (_1 == 0)
  2257. goto <bb 3>; [INV]
  2258. else
  2259. goto <bb 5>; [INV]
  2260. <bb 3> :
  2261. _2 = Mcl_schm_read_msr ();
  2262. msr_MCL_EXCLUSIVE_AREA_35[u32CoreId_8] ={v} _2;
  2263. _3 ={v} msr_MCL_EXCLUSIVE_AREA_35[u32CoreId_8];
  2264. _4 = _3 & 1;
  2265. if (_4 == 0)
  2266. goto <bb 4>; [INV]
  2267. else
  2268. goto <bb 5>; [INV]
  2269. <bb 4> :
  2270. __asm__ __volatile__(" cpsid i");
  2271. <bb 5> :
  2272. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_35[u32CoreId_8];
  2273. _6 = _5 + 1;
  2274. reentry_guard_MCL_EXCLUSIVE_AREA_35[u32CoreId_8] ={v} _6;
  2275. return;
  2276. }
  2277. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_34 ()
  2278. {
  2279. uint32 u32CoreId;
  2280. long unsigned int _1;
  2281. long unsigned int _2;
  2282. long unsigned int _3;
  2283. long unsigned int _4;
  2284. long unsigned int _5;
  2285. <bb 2> :
  2286. u32CoreId_7 = 0;
  2287. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_34[u32CoreId_7];
  2288. _2 = _1 + 4294967295;
  2289. reentry_guard_MCL_EXCLUSIVE_AREA_34[u32CoreId_7] ={v} _2;
  2290. _3 ={v} msr_MCL_EXCLUSIVE_AREA_34[u32CoreId_7];
  2291. _4 = _3 & 1;
  2292. if (_4 == 0)
  2293. goto <bb 3>; [INV]
  2294. else
  2295. goto <bb 5>; [INV]
  2296. <bb 3> :
  2297. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_34[u32CoreId_7];
  2298. if (_5 == 0)
  2299. goto <bb 4>; [INV]
  2300. else
  2301. goto <bb 5>; [INV]
  2302. <bb 4> :
  2303. __asm__ __volatile__(" cpsie i");
  2304. <bb 5> :
  2305. return;
  2306. }
  2307. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_34 ()
  2308. {
  2309. uint32 u32CoreId;
  2310. long unsigned int _1;
  2311. long unsigned int _2;
  2312. long unsigned int _3;
  2313. long unsigned int _4;
  2314. long unsigned int _5;
  2315. long unsigned int _6;
  2316. <bb 2> :
  2317. u32CoreId_8 = 0;
  2318. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_34[u32CoreId_8];
  2319. if (_1 == 0)
  2320. goto <bb 3>; [INV]
  2321. else
  2322. goto <bb 5>; [INV]
  2323. <bb 3> :
  2324. _2 = Mcl_schm_read_msr ();
  2325. msr_MCL_EXCLUSIVE_AREA_34[u32CoreId_8] ={v} _2;
  2326. _3 ={v} msr_MCL_EXCLUSIVE_AREA_34[u32CoreId_8];
  2327. _4 = _3 & 1;
  2328. if (_4 == 0)
  2329. goto <bb 4>; [INV]
  2330. else
  2331. goto <bb 5>; [INV]
  2332. <bb 4> :
  2333. __asm__ __volatile__(" cpsid i");
  2334. <bb 5> :
  2335. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_34[u32CoreId_8];
  2336. _6 = _5 + 1;
  2337. reentry_guard_MCL_EXCLUSIVE_AREA_34[u32CoreId_8] ={v} _6;
  2338. return;
  2339. }
  2340. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_33 ()
  2341. {
  2342. uint32 u32CoreId;
  2343. long unsigned int _1;
  2344. long unsigned int _2;
  2345. long unsigned int _3;
  2346. long unsigned int _4;
  2347. long unsigned int _5;
  2348. <bb 2> :
  2349. u32CoreId_7 = 0;
  2350. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_33[u32CoreId_7];
  2351. _2 = _1 + 4294967295;
  2352. reentry_guard_MCL_EXCLUSIVE_AREA_33[u32CoreId_7] ={v} _2;
  2353. _3 ={v} msr_MCL_EXCLUSIVE_AREA_33[u32CoreId_7];
  2354. _4 = _3 & 1;
  2355. if (_4 == 0)
  2356. goto <bb 3>; [INV]
  2357. else
  2358. goto <bb 5>; [INV]
  2359. <bb 3> :
  2360. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_33[u32CoreId_7];
  2361. if (_5 == 0)
  2362. goto <bb 4>; [INV]
  2363. else
  2364. goto <bb 5>; [INV]
  2365. <bb 4> :
  2366. __asm__ __volatile__(" cpsie i");
  2367. <bb 5> :
  2368. return;
  2369. }
  2370. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_33 ()
  2371. {
  2372. uint32 u32CoreId;
  2373. long unsigned int _1;
  2374. long unsigned int _2;
  2375. long unsigned int _3;
  2376. long unsigned int _4;
  2377. long unsigned int _5;
  2378. long unsigned int _6;
  2379. <bb 2> :
  2380. u32CoreId_8 = 0;
  2381. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_33[u32CoreId_8];
  2382. if (_1 == 0)
  2383. goto <bb 3>; [INV]
  2384. else
  2385. goto <bb 5>; [INV]
  2386. <bb 3> :
  2387. _2 = Mcl_schm_read_msr ();
  2388. msr_MCL_EXCLUSIVE_AREA_33[u32CoreId_8] ={v} _2;
  2389. _3 ={v} msr_MCL_EXCLUSIVE_AREA_33[u32CoreId_8];
  2390. _4 = _3 & 1;
  2391. if (_4 == 0)
  2392. goto <bb 4>; [INV]
  2393. else
  2394. goto <bb 5>; [INV]
  2395. <bb 4> :
  2396. __asm__ __volatile__(" cpsid i");
  2397. <bb 5> :
  2398. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_33[u32CoreId_8];
  2399. _6 = _5 + 1;
  2400. reentry_guard_MCL_EXCLUSIVE_AREA_33[u32CoreId_8] ={v} _6;
  2401. return;
  2402. }
  2403. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_32 ()
  2404. {
  2405. uint32 u32CoreId;
  2406. long unsigned int _1;
  2407. long unsigned int _2;
  2408. long unsigned int _3;
  2409. long unsigned int _4;
  2410. long unsigned int _5;
  2411. <bb 2> :
  2412. u32CoreId_7 = 0;
  2413. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_32[u32CoreId_7];
  2414. _2 = _1 + 4294967295;
  2415. reentry_guard_MCL_EXCLUSIVE_AREA_32[u32CoreId_7] ={v} _2;
  2416. _3 ={v} msr_MCL_EXCLUSIVE_AREA_32[u32CoreId_7];
  2417. _4 = _3 & 1;
  2418. if (_4 == 0)
  2419. goto <bb 3>; [INV]
  2420. else
  2421. goto <bb 5>; [INV]
  2422. <bb 3> :
  2423. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_32[u32CoreId_7];
  2424. if (_5 == 0)
  2425. goto <bb 4>; [INV]
  2426. else
  2427. goto <bb 5>; [INV]
  2428. <bb 4> :
  2429. __asm__ __volatile__(" cpsie i");
  2430. <bb 5> :
  2431. return;
  2432. }
  2433. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_32 ()
  2434. {
  2435. uint32 u32CoreId;
  2436. long unsigned int _1;
  2437. long unsigned int _2;
  2438. long unsigned int _3;
  2439. long unsigned int _4;
  2440. long unsigned int _5;
  2441. long unsigned int _6;
  2442. <bb 2> :
  2443. u32CoreId_8 = 0;
  2444. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_32[u32CoreId_8];
  2445. if (_1 == 0)
  2446. goto <bb 3>; [INV]
  2447. else
  2448. goto <bb 5>; [INV]
  2449. <bb 3> :
  2450. _2 = Mcl_schm_read_msr ();
  2451. msr_MCL_EXCLUSIVE_AREA_32[u32CoreId_8] ={v} _2;
  2452. _3 ={v} msr_MCL_EXCLUSIVE_AREA_32[u32CoreId_8];
  2453. _4 = _3 & 1;
  2454. if (_4 == 0)
  2455. goto <bb 4>; [INV]
  2456. else
  2457. goto <bb 5>; [INV]
  2458. <bb 4> :
  2459. __asm__ __volatile__(" cpsid i");
  2460. <bb 5> :
  2461. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_32[u32CoreId_8];
  2462. _6 = _5 + 1;
  2463. reentry_guard_MCL_EXCLUSIVE_AREA_32[u32CoreId_8] ={v} _6;
  2464. return;
  2465. }
  2466. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_31 ()
  2467. {
  2468. uint32 u32CoreId;
  2469. long unsigned int _1;
  2470. long unsigned int _2;
  2471. long unsigned int _3;
  2472. long unsigned int _4;
  2473. long unsigned int _5;
  2474. <bb 2> :
  2475. u32CoreId_7 = 0;
  2476. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_31[u32CoreId_7];
  2477. _2 = _1 + 4294967295;
  2478. reentry_guard_MCL_EXCLUSIVE_AREA_31[u32CoreId_7] ={v} _2;
  2479. _3 ={v} msr_MCL_EXCLUSIVE_AREA_31[u32CoreId_7];
  2480. _4 = _3 & 1;
  2481. if (_4 == 0)
  2482. goto <bb 3>; [INV]
  2483. else
  2484. goto <bb 5>; [INV]
  2485. <bb 3> :
  2486. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_31[u32CoreId_7];
  2487. if (_5 == 0)
  2488. goto <bb 4>; [INV]
  2489. else
  2490. goto <bb 5>; [INV]
  2491. <bb 4> :
  2492. __asm__ __volatile__(" cpsie i");
  2493. <bb 5> :
  2494. return;
  2495. }
  2496. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_31 ()
  2497. {
  2498. uint32 u32CoreId;
  2499. long unsigned int _1;
  2500. long unsigned int _2;
  2501. long unsigned int _3;
  2502. long unsigned int _4;
  2503. long unsigned int _5;
  2504. long unsigned int _6;
  2505. <bb 2> :
  2506. u32CoreId_8 = 0;
  2507. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_31[u32CoreId_8];
  2508. if (_1 == 0)
  2509. goto <bb 3>; [INV]
  2510. else
  2511. goto <bb 5>; [INV]
  2512. <bb 3> :
  2513. _2 = Mcl_schm_read_msr ();
  2514. msr_MCL_EXCLUSIVE_AREA_31[u32CoreId_8] ={v} _2;
  2515. _3 ={v} msr_MCL_EXCLUSIVE_AREA_31[u32CoreId_8];
  2516. _4 = _3 & 1;
  2517. if (_4 == 0)
  2518. goto <bb 4>; [INV]
  2519. else
  2520. goto <bb 5>; [INV]
  2521. <bb 4> :
  2522. __asm__ __volatile__(" cpsid i");
  2523. <bb 5> :
  2524. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_31[u32CoreId_8];
  2525. _6 = _5 + 1;
  2526. reentry_guard_MCL_EXCLUSIVE_AREA_31[u32CoreId_8] ={v} _6;
  2527. return;
  2528. }
  2529. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_30 ()
  2530. {
  2531. uint32 u32CoreId;
  2532. long unsigned int _1;
  2533. long unsigned int _2;
  2534. long unsigned int _3;
  2535. long unsigned int _4;
  2536. long unsigned int _5;
  2537. <bb 2> :
  2538. u32CoreId_7 = 0;
  2539. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_30[u32CoreId_7];
  2540. _2 = _1 + 4294967295;
  2541. reentry_guard_MCL_EXCLUSIVE_AREA_30[u32CoreId_7] ={v} _2;
  2542. _3 ={v} msr_MCL_EXCLUSIVE_AREA_30[u32CoreId_7];
  2543. _4 = _3 & 1;
  2544. if (_4 == 0)
  2545. goto <bb 3>; [INV]
  2546. else
  2547. goto <bb 5>; [INV]
  2548. <bb 3> :
  2549. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_30[u32CoreId_7];
  2550. if (_5 == 0)
  2551. goto <bb 4>; [INV]
  2552. else
  2553. goto <bb 5>; [INV]
  2554. <bb 4> :
  2555. __asm__ __volatile__(" cpsie i");
  2556. <bb 5> :
  2557. return;
  2558. }
  2559. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_30 ()
  2560. {
  2561. uint32 u32CoreId;
  2562. long unsigned int _1;
  2563. long unsigned int _2;
  2564. long unsigned int _3;
  2565. long unsigned int _4;
  2566. long unsigned int _5;
  2567. long unsigned int _6;
  2568. <bb 2> :
  2569. u32CoreId_8 = 0;
  2570. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_30[u32CoreId_8];
  2571. if (_1 == 0)
  2572. goto <bb 3>; [INV]
  2573. else
  2574. goto <bb 5>; [INV]
  2575. <bb 3> :
  2576. _2 = Mcl_schm_read_msr ();
  2577. msr_MCL_EXCLUSIVE_AREA_30[u32CoreId_8] ={v} _2;
  2578. _3 ={v} msr_MCL_EXCLUSIVE_AREA_30[u32CoreId_8];
  2579. _4 = _3 & 1;
  2580. if (_4 == 0)
  2581. goto <bb 4>; [INV]
  2582. else
  2583. goto <bb 5>; [INV]
  2584. <bb 4> :
  2585. __asm__ __volatile__(" cpsid i");
  2586. <bb 5> :
  2587. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_30[u32CoreId_8];
  2588. _6 = _5 + 1;
  2589. reentry_guard_MCL_EXCLUSIVE_AREA_30[u32CoreId_8] ={v} _6;
  2590. return;
  2591. }
  2592. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_29 ()
  2593. {
  2594. uint32 u32CoreId;
  2595. long unsigned int _1;
  2596. long unsigned int _2;
  2597. long unsigned int _3;
  2598. long unsigned int _4;
  2599. long unsigned int _5;
  2600. <bb 2> :
  2601. u32CoreId_7 = 0;
  2602. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_29[u32CoreId_7];
  2603. _2 = _1 + 4294967295;
  2604. reentry_guard_MCL_EXCLUSIVE_AREA_29[u32CoreId_7] ={v} _2;
  2605. _3 ={v} msr_MCL_EXCLUSIVE_AREA_29[u32CoreId_7];
  2606. _4 = _3 & 1;
  2607. if (_4 == 0)
  2608. goto <bb 3>; [INV]
  2609. else
  2610. goto <bb 5>; [INV]
  2611. <bb 3> :
  2612. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_29[u32CoreId_7];
  2613. if (_5 == 0)
  2614. goto <bb 4>; [INV]
  2615. else
  2616. goto <bb 5>; [INV]
  2617. <bb 4> :
  2618. __asm__ __volatile__(" cpsie i");
  2619. <bb 5> :
  2620. return;
  2621. }
  2622. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_29 ()
  2623. {
  2624. uint32 u32CoreId;
  2625. long unsigned int _1;
  2626. long unsigned int _2;
  2627. long unsigned int _3;
  2628. long unsigned int _4;
  2629. long unsigned int _5;
  2630. long unsigned int _6;
  2631. <bb 2> :
  2632. u32CoreId_8 = 0;
  2633. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_29[u32CoreId_8];
  2634. if (_1 == 0)
  2635. goto <bb 3>; [INV]
  2636. else
  2637. goto <bb 5>; [INV]
  2638. <bb 3> :
  2639. _2 = Mcl_schm_read_msr ();
  2640. msr_MCL_EXCLUSIVE_AREA_29[u32CoreId_8] ={v} _2;
  2641. _3 ={v} msr_MCL_EXCLUSIVE_AREA_29[u32CoreId_8];
  2642. _4 = _3 & 1;
  2643. if (_4 == 0)
  2644. goto <bb 4>; [INV]
  2645. else
  2646. goto <bb 5>; [INV]
  2647. <bb 4> :
  2648. __asm__ __volatile__(" cpsid i");
  2649. <bb 5> :
  2650. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_29[u32CoreId_8];
  2651. _6 = _5 + 1;
  2652. reentry_guard_MCL_EXCLUSIVE_AREA_29[u32CoreId_8] ={v} _6;
  2653. return;
  2654. }
  2655. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_28 ()
  2656. {
  2657. uint32 u32CoreId;
  2658. long unsigned int _1;
  2659. long unsigned int _2;
  2660. long unsigned int _3;
  2661. long unsigned int _4;
  2662. long unsigned int _5;
  2663. <bb 2> :
  2664. u32CoreId_7 = 0;
  2665. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_28[u32CoreId_7];
  2666. _2 = _1 + 4294967295;
  2667. reentry_guard_MCL_EXCLUSIVE_AREA_28[u32CoreId_7] ={v} _2;
  2668. _3 ={v} msr_MCL_EXCLUSIVE_AREA_28[u32CoreId_7];
  2669. _4 = _3 & 1;
  2670. if (_4 == 0)
  2671. goto <bb 3>; [INV]
  2672. else
  2673. goto <bb 5>; [INV]
  2674. <bb 3> :
  2675. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_28[u32CoreId_7];
  2676. if (_5 == 0)
  2677. goto <bb 4>; [INV]
  2678. else
  2679. goto <bb 5>; [INV]
  2680. <bb 4> :
  2681. __asm__ __volatile__(" cpsie i");
  2682. <bb 5> :
  2683. return;
  2684. }
  2685. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_28 ()
  2686. {
  2687. uint32 u32CoreId;
  2688. long unsigned int _1;
  2689. long unsigned int _2;
  2690. long unsigned int _3;
  2691. long unsigned int _4;
  2692. long unsigned int _5;
  2693. long unsigned int _6;
  2694. <bb 2> :
  2695. u32CoreId_8 = 0;
  2696. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_28[u32CoreId_8];
  2697. if (_1 == 0)
  2698. goto <bb 3>; [INV]
  2699. else
  2700. goto <bb 5>; [INV]
  2701. <bb 3> :
  2702. _2 = Mcl_schm_read_msr ();
  2703. msr_MCL_EXCLUSIVE_AREA_28[u32CoreId_8] ={v} _2;
  2704. _3 ={v} msr_MCL_EXCLUSIVE_AREA_28[u32CoreId_8];
  2705. _4 = _3 & 1;
  2706. if (_4 == 0)
  2707. goto <bb 4>; [INV]
  2708. else
  2709. goto <bb 5>; [INV]
  2710. <bb 4> :
  2711. __asm__ __volatile__(" cpsid i");
  2712. <bb 5> :
  2713. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_28[u32CoreId_8];
  2714. _6 = _5 + 1;
  2715. reentry_guard_MCL_EXCLUSIVE_AREA_28[u32CoreId_8] ={v} _6;
  2716. return;
  2717. }
  2718. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_27 ()
  2719. {
  2720. uint32 u32CoreId;
  2721. long unsigned int _1;
  2722. long unsigned int _2;
  2723. long unsigned int _3;
  2724. long unsigned int _4;
  2725. long unsigned int _5;
  2726. <bb 2> :
  2727. u32CoreId_7 = 0;
  2728. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_27[u32CoreId_7];
  2729. _2 = _1 + 4294967295;
  2730. reentry_guard_MCL_EXCLUSIVE_AREA_27[u32CoreId_7] ={v} _2;
  2731. _3 ={v} msr_MCL_EXCLUSIVE_AREA_27[u32CoreId_7];
  2732. _4 = _3 & 1;
  2733. if (_4 == 0)
  2734. goto <bb 3>; [INV]
  2735. else
  2736. goto <bb 5>; [INV]
  2737. <bb 3> :
  2738. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_27[u32CoreId_7];
  2739. if (_5 == 0)
  2740. goto <bb 4>; [INV]
  2741. else
  2742. goto <bb 5>; [INV]
  2743. <bb 4> :
  2744. __asm__ __volatile__(" cpsie i");
  2745. <bb 5> :
  2746. return;
  2747. }
  2748. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_27 ()
  2749. {
  2750. uint32 u32CoreId;
  2751. long unsigned int _1;
  2752. long unsigned int _2;
  2753. long unsigned int _3;
  2754. long unsigned int _4;
  2755. long unsigned int _5;
  2756. long unsigned int _6;
  2757. <bb 2> :
  2758. u32CoreId_8 = 0;
  2759. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_27[u32CoreId_8];
  2760. if (_1 == 0)
  2761. goto <bb 3>; [INV]
  2762. else
  2763. goto <bb 5>; [INV]
  2764. <bb 3> :
  2765. _2 = Mcl_schm_read_msr ();
  2766. msr_MCL_EXCLUSIVE_AREA_27[u32CoreId_8] ={v} _2;
  2767. _3 ={v} msr_MCL_EXCLUSIVE_AREA_27[u32CoreId_8];
  2768. _4 = _3 & 1;
  2769. if (_4 == 0)
  2770. goto <bb 4>; [INV]
  2771. else
  2772. goto <bb 5>; [INV]
  2773. <bb 4> :
  2774. __asm__ __volatile__(" cpsid i");
  2775. <bb 5> :
  2776. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_27[u32CoreId_8];
  2777. _6 = _5 + 1;
  2778. reentry_guard_MCL_EXCLUSIVE_AREA_27[u32CoreId_8] ={v} _6;
  2779. return;
  2780. }
  2781. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_26 ()
  2782. {
  2783. uint32 u32CoreId;
  2784. long unsigned int _1;
  2785. long unsigned int _2;
  2786. long unsigned int _3;
  2787. long unsigned int _4;
  2788. long unsigned int _5;
  2789. <bb 2> :
  2790. u32CoreId_7 = 0;
  2791. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_26[u32CoreId_7];
  2792. _2 = _1 + 4294967295;
  2793. reentry_guard_MCL_EXCLUSIVE_AREA_26[u32CoreId_7] ={v} _2;
  2794. _3 ={v} msr_MCL_EXCLUSIVE_AREA_26[u32CoreId_7];
  2795. _4 = _3 & 1;
  2796. if (_4 == 0)
  2797. goto <bb 3>; [INV]
  2798. else
  2799. goto <bb 5>; [INV]
  2800. <bb 3> :
  2801. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_26[u32CoreId_7];
  2802. if (_5 == 0)
  2803. goto <bb 4>; [INV]
  2804. else
  2805. goto <bb 5>; [INV]
  2806. <bb 4> :
  2807. __asm__ __volatile__(" cpsie i");
  2808. <bb 5> :
  2809. return;
  2810. }
  2811. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_26 ()
  2812. {
  2813. uint32 u32CoreId;
  2814. long unsigned int _1;
  2815. long unsigned int _2;
  2816. long unsigned int _3;
  2817. long unsigned int _4;
  2818. long unsigned int _5;
  2819. long unsigned int _6;
  2820. <bb 2> :
  2821. u32CoreId_8 = 0;
  2822. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_26[u32CoreId_8];
  2823. if (_1 == 0)
  2824. goto <bb 3>; [INV]
  2825. else
  2826. goto <bb 5>; [INV]
  2827. <bb 3> :
  2828. _2 = Mcl_schm_read_msr ();
  2829. msr_MCL_EXCLUSIVE_AREA_26[u32CoreId_8] ={v} _2;
  2830. _3 ={v} msr_MCL_EXCLUSIVE_AREA_26[u32CoreId_8];
  2831. _4 = _3 & 1;
  2832. if (_4 == 0)
  2833. goto <bb 4>; [INV]
  2834. else
  2835. goto <bb 5>; [INV]
  2836. <bb 4> :
  2837. __asm__ __volatile__(" cpsid i");
  2838. <bb 5> :
  2839. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_26[u32CoreId_8];
  2840. _6 = _5 + 1;
  2841. reentry_guard_MCL_EXCLUSIVE_AREA_26[u32CoreId_8] ={v} _6;
  2842. return;
  2843. }
  2844. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_25 ()
  2845. {
  2846. uint32 u32CoreId;
  2847. long unsigned int _1;
  2848. long unsigned int _2;
  2849. long unsigned int _3;
  2850. long unsigned int _4;
  2851. long unsigned int _5;
  2852. <bb 2> :
  2853. u32CoreId_7 = 0;
  2854. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_25[u32CoreId_7];
  2855. _2 = _1 + 4294967295;
  2856. reentry_guard_MCL_EXCLUSIVE_AREA_25[u32CoreId_7] ={v} _2;
  2857. _3 ={v} msr_MCL_EXCLUSIVE_AREA_25[u32CoreId_7];
  2858. _4 = _3 & 1;
  2859. if (_4 == 0)
  2860. goto <bb 3>; [INV]
  2861. else
  2862. goto <bb 5>; [INV]
  2863. <bb 3> :
  2864. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_25[u32CoreId_7];
  2865. if (_5 == 0)
  2866. goto <bb 4>; [INV]
  2867. else
  2868. goto <bb 5>; [INV]
  2869. <bb 4> :
  2870. __asm__ __volatile__(" cpsie i");
  2871. <bb 5> :
  2872. return;
  2873. }
  2874. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_25 ()
  2875. {
  2876. uint32 u32CoreId;
  2877. long unsigned int _1;
  2878. long unsigned int _2;
  2879. long unsigned int _3;
  2880. long unsigned int _4;
  2881. long unsigned int _5;
  2882. long unsigned int _6;
  2883. <bb 2> :
  2884. u32CoreId_8 = 0;
  2885. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_25[u32CoreId_8];
  2886. if (_1 == 0)
  2887. goto <bb 3>; [INV]
  2888. else
  2889. goto <bb 5>; [INV]
  2890. <bb 3> :
  2891. _2 = Mcl_schm_read_msr ();
  2892. msr_MCL_EXCLUSIVE_AREA_25[u32CoreId_8] ={v} _2;
  2893. _3 ={v} msr_MCL_EXCLUSIVE_AREA_25[u32CoreId_8];
  2894. _4 = _3 & 1;
  2895. if (_4 == 0)
  2896. goto <bb 4>; [INV]
  2897. else
  2898. goto <bb 5>; [INV]
  2899. <bb 4> :
  2900. __asm__ __volatile__(" cpsid i");
  2901. <bb 5> :
  2902. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_25[u32CoreId_8];
  2903. _6 = _5 + 1;
  2904. reentry_guard_MCL_EXCLUSIVE_AREA_25[u32CoreId_8] ={v} _6;
  2905. return;
  2906. }
  2907. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_24 ()
  2908. {
  2909. uint32 u32CoreId;
  2910. long unsigned int _1;
  2911. long unsigned int _2;
  2912. long unsigned int _3;
  2913. long unsigned int _4;
  2914. long unsigned int _5;
  2915. <bb 2> :
  2916. u32CoreId_7 = 0;
  2917. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_24[u32CoreId_7];
  2918. _2 = _1 + 4294967295;
  2919. reentry_guard_MCL_EXCLUSIVE_AREA_24[u32CoreId_7] ={v} _2;
  2920. _3 ={v} msr_MCL_EXCLUSIVE_AREA_24[u32CoreId_7];
  2921. _4 = _3 & 1;
  2922. if (_4 == 0)
  2923. goto <bb 3>; [INV]
  2924. else
  2925. goto <bb 5>; [INV]
  2926. <bb 3> :
  2927. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_24[u32CoreId_7];
  2928. if (_5 == 0)
  2929. goto <bb 4>; [INV]
  2930. else
  2931. goto <bb 5>; [INV]
  2932. <bb 4> :
  2933. __asm__ __volatile__(" cpsie i");
  2934. <bb 5> :
  2935. return;
  2936. }
  2937. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_24 ()
  2938. {
  2939. uint32 u32CoreId;
  2940. long unsigned int _1;
  2941. long unsigned int _2;
  2942. long unsigned int _3;
  2943. long unsigned int _4;
  2944. long unsigned int _5;
  2945. long unsigned int _6;
  2946. <bb 2> :
  2947. u32CoreId_8 = 0;
  2948. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_24[u32CoreId_8];
  2949. if (_1 == 0)
  2950. goto <bb 3>; [INV]
  2951. else
  2952. goto <bb 5>; [INV]
  2953. <bb 3> :
  2954. _2 = Mcl_schm_read_msr ();
  2955. msr_MCL_EXCLUSIVE_AREA_24[u32CoreId_8] ={v} _2;
  2956. _3 ={v} msr_MCL_EXCLUSIVE_AREA_24[u32CoreId_8];
  2957. _4 = _3 & 1;
  2958. if (_4 == 0)
  2959. goto <bb 4>; [INV]
  2960. else
  2961. goto <bb 5>; [INV]
  2962. <bb 4> :
  2963. __asm__ __volatile__(" cpsid i");
  2964. <bb 5> :
  2965. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_24[u32CoreId_8];
  2966. _6 = _5 + 1;
  2967. reentry_guard_MCL_EXCLUSIVE_AREA_24[u32CoreId_8] ={v} _6;
  2968. return;
  2969. }
  2970. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_23 ()
  2971. {
  2972. uint32 u32CoreId;
  2973. long unsigned int _1;
  2974. long unsigned int _2;
  2975. long unsigned int _3;
  2976. long unsigned int _4;
  2977. long unsigned int _5;
  2978. <bb 2> :
  2979. u32CoreId_7 = 0;
  2980. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_23[u32CoreId_7];
  2981. _2 = _1 + 4294967295;
  2982. reentry_guard_MCL_EXCLUSIVE_AREA_23[u32CoreId_7] ={v} _2;
  2983. _3 ={v} msr_MCL_EXCLUSIVE_AREA_23[u32CoreId_7];
  2984. _4 = _3 & 1;
  2985. if (_4 == 0)
  2986. goto <bb 3>; [INV]
  2987. else
  2988. goto <bb 5>; [INV]
  2989. <bb 3> :
  2990. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_23[u32CoreId_7];
  2991. if (_5 == 0)
  2992. goto <bb 4>; [INV]
  2993. else
  2994. goto <bb 5>; [INV]
  2995. <bb 4> :
  2996. __asm__ __volatile__(" cpsie i");
  2997. <bb 5> :
  2998. return;
  2999. }
  3000. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_23 ()
  3001. {
  3002. uint32 u32CoreId;
  3003. long unsigned int _1;
  3004. long unsigned int _2;
  3005. long unsigned int _3;
  3006. long unsigned int _4;
  3007. long unsigned int _5;
  3008. long unsigned int _6;
  3009. <bb 2> :
  3010. u32CoreId_8 = 0;
  3011. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_23[u32CoreId_8];
  3012. if (_1 == 0)
  3013. goto <bb 3>; [INV]
  3014. else
  3015. goto <bb 5>; [INV]
  3016. <bb 3> :
  3017. _2 = Mcl_schm_read_msr ();
  3018. msr_MCL_EXCLUSIVE_AREA_23[u32CoreId_8] ={v} _2;
  3019. _3 ={v} msr_MCL_EXCLUSIVE_AREA_23[u32CoreId_8];
  3020. _4 = _3 & 1;
  3021. if (_4 == 0)
  3022. goto <bb 4>; [INV]
  3023. else
  3024. goto <bb 5>; [INV]
  3025. <bb 4> :
  3026. __asm__ __volatile__(" cpsid i");
  3027. <bb 5> :
  3028. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_23[u32CoreId_8];
  3029. _6 = _5 + 1;
  3030. reentry_guard_MCL_EXCLUSIVE_AREA_23[u32CoreId_8] ={v} _6;
  3031. return;
  3032. }
  3033. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_22 ()
  3034. {
  3035. uint32 u32CoreId;
  3036. long unsigned int _1;
  3037. long unsigned int _2;
  3038. long unsigned int _3;
  3039. long unsigned int _4;
  3040. long unsigned int _5;
  3041. <bb 2> :
  3042. u32CoreId_7 = 0;
  3043. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_22[u32CoreId_7];
  3044. _2 = _1 + 4294967295;
  3045. reentry_guard_MCL_EXCLUSIVE_AREA_22[u32CoreId_7] ={v} _2;
  3046. _3 ={v} msr_MCL_EXCLUSIVE_AREA_22[u32CoreId_7];
  3047. _4 = _3 & 1;
  3048. if (_4 == 0)
  3049. goto <bb 3>; [INV]
  3050. else
  3051. goto <bb 5>; [INV]
  3052. <bb 3> :
  3053. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_22[u32CoreId_7];
  3054. if (_5 == 0)
  3055. goto <bb 4>; [INV]
  3056. else
  3057. goto <bb 5>; [INV]
  3058. <bb 4> :
  3059. __asm__ __volatile__(" cpsie i");
  3060. <bb 5> :
  3061. return;
  3062. }
  3063. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_22 ()
  3064. {
  3065. uint32 u32CoreId;
  3066. long unsigned int _1;
  3067. long unsigned int _2;
  3068. long unsigned int _3;
  3069. long unsigned int _4;
  3070. long unsigned int _5;
  3071. long unsigned int _6;
  3072. <bb 2> :
  3073. u32CoreId_8 = 0;
  3074. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_22[u32CoreId_8];
  3075. if (_1 == 0)
  3076. goto <bb 3>; [INV]
  3077. else
  3078. goto <bb 5>; [INV]
  3079. <bb 3> :
  3080. _2 = Mcl_schm_read_msr ();
  3081. msr_MCL_EXCLUSIVE_AREA_22[u32CoreId_8] ={v} _2;
  3082. _3 ={v} msr_MCL_EXCLUSIVE_AREA_22[u32CoreId_8];
  3083. _4 = _3 & 1;
  3084. if (_4 == 0)
  3085. goto <bb 4>; [INV]
  3086. else
  3087. goto <bb 5>; [INV]
  3088. <bb 4> :
  3089. __asm__ __volatile__(" cpsid i");
  3090. <bb 5> :
  3091. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_22[u32CoreId_8];
  3092. _6 = _5 + 1;
  3093. reentry_guard_MCL_EXCLUSIVE_AREA_22[u32CoreId_8] ={v} _6;
  3094. return;
  3095. }
  3096. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_21 ()
  3097. {
  3098. uint32 u32CoreId;
  3099. long unsigned int _1;
  3100. long unsigned int _2;
  3101. long unsigned int _3;
  3102. long unsigned int _4;
  3103. long unsigned int _5;
  3104. <bb 2> :
  3105. u32CoreId_7 = 0;
  3106. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_21[u32CoreId_7];
  3107. _2 = _1 + 4294967295;
  3108. reentry_guard_MCL_EXCLUSIVE_AREA_21[u32CoreId_7] ={v} _2;
  3109. _3 ={v} msr_MCL_EXCLUSIVE_AREA_21[u32CoreId_7];
  3110. _4 = _3 & 1;
  3111. if (_4 == 0)
  3112. goto <bb 3>; [INV]
  3113. else
  3114. goto <bb 5>; [INV]
  3115. <bb 3> :
  3116. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_21[u32CoreId_7];
  3117. if (_5 == 0)
  3118. goto <bb 4>; [INV]
  3119. else
  3120. goto <bb 5>; [INV]
  3121. <bb 4> :
  3122. __asm__ __volatile__(" cpsie i");
  3123. <bb 5> :
  3124. return;
  3125. }
  3126. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_21 ()
  3127. {
  3128. uint32 u32CoreId;
  3129. long unsigned int _1;
  3130. long unsigned int _2;
  3131. long unsigned int _3;
  3132. long unsigned int _4;
  3133. long unsigned int _5;
  3134. long unsigned int _6;
  3135. <bb 2> :
  3136. u32CoreId_8 = 0;
  3137. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_21[u32CoreId_8];
  3138. if (_1 == 0)
  3139. goto <bb 3>; [INV]
  3140. else
  3141. goto <bb 5>; [INV]
  3142. <bb 3> :
  3143. _2 = Mcl_schm_read_msr ();
  3144. msr_MCL_EXCLUSIVE_AREA_21[u32CoreId_8] ={v} _2;
  3145. _3 ={v} msr_MCL_EXCLUSIVE_AREA_21[u32CoreId_8];
  3146. _4 = _3 & 1;
  3147. if (_4 == 0)
  3148. goto <bb 4>; [INV]
  3149. else
  3150. goto <bb 5>; [INV]
  3151. <bb 4> :
  3152. __asm__ __volatile__(" cpsid i");
  3153. <bb 5> :
  3154. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_21[u32CoreId_8];
  3155. _6 = _5 + 1;
  3156. reentry_guard_MCL_EXCLUSIVE_AREA_21[u32CoreId_8] ={v} _6;
  3157. return;
  3158. }
  3159. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_20 ()
  3160. {
  3161. uint32 u32CoreId;
  3162. long unsigned int _1;
  3163. long unsigned int _2;
  3164. long unsigned int _3;
  3165. long unsigned int _4;
  3166. long unsigned int _5;
  3167. <bb 2> :
  3168. u32CoreId_7 = 0;
  3169. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_20[u32CoreId_7];
  3170. _2 = _1 + 4294967295;
  3171. reentry_guard_MCL_EXCLUSIVE_AREA_20[u32CoreId_7] ={v} _2;
  3172. _3 ={v} msr_MCL_EXCLUSIVE_AREA_20[u32CoreId_7];
  3173. _4 = _3 & 1;
  3174. if (_4 == 0)
  3175. goto <bb 3>; [INV]
  3176. else
  3177. goto <bb 5>; [INV]
  3178. <bb 3> :
  3179. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_20[u32CoreId_7];
  3180. if (_5 == 0)
  3181. goto <bb 4>; [INV]
  3182. else
  3183. goto <bb 5>; [INV]
  3184. <bb 4> :
  3185. __asm__ __volatile__(" cpsie i");
  3186. <bb 5> :
  3187. return;
  3188. }
  3189. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_20 ()
  3190. {
  3191. uint32 u32CoreId;
  3192. long unsigned int _1;
  3193. long unsigned int _2;
  3194. long unsigned int _3;
  3195. long unsigned int _4;
  3196. long unsigned int _5;
  3197. long unsigned int _6;
  3198. <bb 2> :
  3199. u32CoreId_8 = 0;
  3200. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_20[u32CoreId_8];
  3201. if (_1 == 0)
  3202. goto <bb 3>; [INV]
  3203. else
  3204. goto <bb 5>; [INV]
  3205. <bb 3> :
  3206. _2 = Mcl_schm_read_msr ();
  3207. msr_MCL_EXCLUSIVE_AREA_20[u32CoreId_8] ={v} _2;
  3208. _3 ={v} msr_MCL_EXCLUSIVE_AREA_20[u32CoreId_8];
  3209. _4 = _3 & 1;
  3210. if (_4 == 0)
  3211. goto <bb 4>; [INV]
  3212. else
  3213. goto <bb 5>; [INV]
  3214. <bb 4> :
  3215. __asm__ __volatile__(" cpsid i");
  3216. <bb 5> :
  3217. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_20[u32CoreId_8];
  3218. _6 = _5 + 1;
  3219. reentry_guard_MCL_EXCLUSIVE_AREA_20[u32CoreId_8] ={v} _6;
  3220. return;
  3221. }
  3222. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_19 ()
  3223. {
  3224. uint32 u32CoreId;
  3225. long unsigned int _1;
  3226. long unsigned int _2;
  3227. long unsigned int _3;
  3228. long unsigned int _4;
  3229. long unsigned int _5;
  3230. <bb 2> :
  3231. u32CoreId_7 = 0;
  3232. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_19[u32CoreId_7];
  3233. _2 = _1 + 4294967295;
  3234. reentry_guard_MCL_EXCLUSIVE_AREA_19[u32CoreId_7] ={v} _2;
  3235. _3 ={v} msr_MCL_EXCLUSIVE_AREA_19[u32CoreId_7];
  3236. _4 = _3 & 1;
  3237. if (_4 == 0)
  3238. goto <bb 3>; [INV]
  3239. else
  3240. goto <bb 5>; [INV]
  3241. <bb 3> :
  3242. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_19[u32CoreId_7];
  3243. if (_5 == 0)
  3244. goto <bb 4>; [INV]
  3245. else
  3246. goto <bb 5>; [INV]
  3247. <bb 4> :
  3248. __asm__ __volatile__(" cpsie i");
  3249. <bb 5> :
  3250. return;
  3251. }
  3252. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_19 ()
  3253. {
  3254. uint32 u32CoreId;
  3255. long unsigned int _1;
  3256. long unsigned int _2;
  3257. long unsigned int _3;
  3258. long unsigned int _4;
  3259. long unsigned int _5;
  3260. long unsigned int _6;
  3261. <bb 2> :
  3262. u32CoreId_8 = 0;
  3263. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_19[u32CoreId_8];
  3264. if (_1 == 0)
  3265. goto <bb 3>; [INV]
  3266. else
  3267. goto <bb 5>; [INV]
  3268. <bb 3> :
  3269. _2 = Mcl_schm_read_msr ();
  3270. msr_MCL_EXCLUSIVE_AREA_19[u32CoreId_8] ={v} _2;
  3271. _3 ={v} msr_MCL_EXCLUSIVE_AREA_19[u32CoreId_8];
  3272. _4 = _3 & 1;
  3273. if (_4 == 0)
  3274. goto <bb 4>; [INV]
  3275. else
  3276. goto <bb 5>; [INV]
  3277. <bb 4> :
  3278. __asm__ __volatile__(" cpsid i");
  3279. <bb 5> :
  3280. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_19[u32CoreId_8];
  3281. _6 = _5 + 1;
  3282. reentry_guard_MCL_EXCLUSIVE_AREA_19[u32CoreId_8] ={v} _6;
  3283. return;
  3284. }
  3285. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_18 ()
  3286. {
  3287. uint32 u32CoreId;
  3288. long unsigned int _1;
  3289. long unsigned int _2;
  3290. long unsigned int _3;
  3291. long unsigned int _4;
  3292. long unsigned int _5;
  3293. <bb 2> :
  3294. u32CoreId_7 = 0;
  3295. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_18[u32CoreId_7];
  3296. _2 = _1 + 4294967295;
  3297. reentry_guard_MCL_EXCLUSIVE_AREA_18[u32CoreId_7] ={v} _2;
  3298. _3 ={v} msr_MCL_EXCLUSIVE_AREA_18[u32CoreId_7];
  3299. _4 = _3 & 1;
  3300. if (_4 == 0)
  3301. goto <bb 3>; [INV]
  3302. else
  3303. goto <bb 5>; [INV]
  3304. <bb 3> :
  3305. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_18[u32CoreId_7];
  3306. if (_5 == 0)
  3307. goto <bb 4>; [INV]
  3308. else
  3309. goto <bb 5>; [INV]
  3310. <bb 4> :
  3311. __asm__ __volatile__(" cpsie i");
  3312. <bb 5> :
  3313. return;
  3314. }
  3315. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_18 ()
  3316. {
  3317. uint32 u32CoreId;
  3318. long unsigned int _1;
  3319. long unsigned int _2;
  3320. long unsigned int _3;
  3321. long unsigned int _4;
  3322. long unsigned int _5;
  3323. long unsigned int _6;
  3324. <bb 2> :
  3325. u32CoreId_8 = 0;
  3326. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_18[u32CoreId_8];
  3327. if (_1 == 0)
  3328. goto <bb 3>; [INV]
  3329. else
  3330. goto <bb 5>; [INV]
  3331. <bb 3> :
  3332. _2 = Mcl_schm_read_msr ();
  3333. msr_MCL_EXCLUSIVE_AREA_18[u32CoreId_8] ={v} _2;
  3334. _3 ={v} msr_MCL_EXCLUSIVE_AREA_18[u32CoreId_8];
  3335. _4 = _3 & 1;
  3336. if (_4 == 0)
  3337. goto <bb 4>; [INV]
  3338. else
  3339. goto <bb 5>; [INV]
  3340. <bb 4> :
  3341. __asm__ __volatile__(" cpsid i");
  3342. <bb 5> :
  3343. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_18[u32CoreId_8];
  3344. _6 = _5 + 1;
  3345. reentry_guard_MCL_EXCLUSIVE_AREA_18[u32CoreId_8] ={v} _6;
  3346. return;
  3347. }
  3348. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_17 ()
  3349. {
  3350. uint32 u32CoreId;
  3351. long unsigned int _1;
  3352. long unsigned int _2;
  3353. long unsigned int _3;
  3354. long unsigned int _4;
  3355. long unsigned int _5;
  3356. <bb 2> :
  3357. u32CoreId_7 = 0;
  3358. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_17[u32CoreId_7];
  3359. _2 = _1 + 4294967295;
  3360. reentry_guard_MCL_EXCLUSIVE_AREA_17[u32CoreId_7] ={v} _2;
  3361. _3 ={v} msr_MCL_EXCLUSIVE_AREA_17[u32CoreId_7];
  3362. _4 = _3 & 1;
  3363. if (_4 == 0)
  3364. goto <bb 3>; [INV]
  3365. else
  3366. goto <bb 5>; [INV]
  3367. <bb 3> :
  3368. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_17[u32CoreId_7];
  3369. if (_5 == 0)
  3370. goto <bb 4>; [INV]
  3371. else
  3372. goto <bb 5>; [INV]
  3373. <bb 4> :
  3374. __asm__ __volatile__(" cpsie i");
  3375. <bb 5> :
  3376. return;
  3377. }
  3378. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_17 ()
  3379. {
  3380. uint32 u32CoreId;
  3381. long unsigned int _1;
  3382. long unsigned int _2;
  3383. long unsigned int _3;
  3384. long unsigned int _4;
  3385. long unsigned int _5;
  3386. long unsigned int _6;
  3387. <bb 2> :
  3388. u32CoreId_8 = 0;
  3389. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_17[u32CoreId_8];
  3390. if (_1 == 0)
  3391. goto <bb 3>; [INV]
  3392. else
  3393. goto <bb 5>; [INV]
  3394. <bb 3> :
  3395. _2 = Mcl_schm_read_msr ();
  3396. msr_MCL_EXCLUSIVE_AREA_17[u32CoreId_8] ={v} _2;
  3397. _3 ={v} msr_MCL_EXCLUSIVE_AREA_17[u32CoreId_8];
  3398. _4 = _3 & 1;
  3399. if (_4 == 0)
  3400. goto <bb 4>; [INV]
  3401. else
  3402. goto <bb 5>; [INV]
  3403. <bb 4> :
  3404. __asm__ __volatile__(" cpsid i");
  3405. <bb 5> :
  3406. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_17[u32CoreId_8];
  3407. _6 = _5 + 1;
  3408. reentry_guard_MCL_EXCLUSIVE_AREA_17[u32CoreId_8] ={v} _6;
  3409. return;
  3410. }
  3411. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_16 ()
  3412. {
  3413. uint32 u32CoreId;
  3414. long unsigned int _1;
  3415. long unsigned int _2;
  3416. long unsigned int _3;
  3417. long unsigned int _4;
  3418. long unsigned int _5;
  3419. <bb 2> :
  3420. u32CoreId_7 = 0;
  3421. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_16[u32CoreId_7];
  3422. _2 = _1 + 4294967295;
  3423. reentry_guard_MCL_EXCLUSIVE_AREA_16[u32CoreId_7] ={v} _2;
  3424. _3 ={v} msr_MCL_EXCLUSIVE_AREA_16[u32CoreId_7];
  3425. _4 = _3 & 1;
  3426. if (_4 == 0)
  3427. goto <bb 3>; [INV]
  3428. else
  3429. goto <bb 5>; [INV]
  3430. <bb 3> :
  3431. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_16[u32CoreId_7];
  3432. if (_5 == 0)
  3433. goto <bb 4>; [INV]
  3434. else
  3435. goto <bb 5>; [INV]
  3436. <bb 4> :
  3437. __asm__ __volatile__(" cpsie i");
  3438. <bb 5> :
  3439. return;
  3440. }
  3441. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_16 ()
  3442. {
  3443. uint32 u32CoreId;
  3444. long unsigned int _1;
  3445. long unsigned int _2;
  3446. long unsigned int _3;
  3447. long unsigned int _4;
  3448. long unsigned int _5;
  3449. long unsigned int _6;
  3450. <bb 2> :
  3451. u32CoreId_8 = 0;
  3452. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_16[u32CoreId_8];
  3453. if (_1 == 0)
  3454. goto <bb 3>; [INV]
  3455. else
  3456. goto <bb 5>; [INV]
  3457. <bb 3> :
  3458. _2 = Mcl_schm_read_msr ();
  3459. msr_MCL_EXCLUSIVE_AREA_16[u32CoreId_8] ={v} _2;
  3460. _3 ={v} msr_MCL_EXCLUSIVE_AREA_16[u32CoreId_8];
  3461. _4 = _3 & 1;
  3462. if (_4 == 0)
  3463. goto <bb 4>; [INV]
  3464. else
  3465. goto <bb 5>; [INV]
  3466. <bb 4> :
  3467. __asm__ __volatile__(" cpsid i");
  3468. <bb 5> :
  3469. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_16[u32CoreId_8];
  3470. _6 = _5 + 1;
  3471. reentry_guard_MCL_EXCLUSIVE_AREA_16[u32CoreId_8] ={v} _6;
  3472. return;
  3473. }
  3474. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_15 ()
  3475. {
  3476. uint32 u32CoreId;
  3477. long unsigned int _1;
  3478. long unsigned int _2;
  3479. long unsigned int _3;
  3480. long unsigned int _4;
  3481. long unsigned int _5;
  3482. <bb 2> :
  3483. u32CoreId_7 = 0;
  3484. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_15[u32CoreId_7];
  3485. _2 = _1 + 4294967295;
  3486. reentry_guard_MCL_EXCLUSIVE_AREA_15[u32CoreId_7] ={v} _2;
  3487. _3 ={v} msr_MCL_EXCLUSIVE_AREA_15[u32CoreId_7];
  3488. _4 = _3 & 1;
  3489. if (_4 == 0)
  3490. goto <bb 3>; [INV]
  3491. else
  3492. goto <bb 5>; [INV]
  3493. <bb 3> :
  3494. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_15[u32CoreId_7];
  3495. if (_5 == 0)
  3496. goto <bb 4>; [INV]
  3497. else
  3498. goto <bb 5>; [INV]
  3499. <bb 4> :
  3500. __asm__ __volatile__(" cpsie i");
  3501. <bb 5> :
  3502. return;
  3503. }
  3504. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_15 ()
  3505. {
  3506. uint32 u32CoreId;
  3507. long unsigned int _1;
  3508. long unsigned int _2;
  3509. long unsigned int _3;
  3510. long unsigned int _4;
  3511. long unsigned int _5;
  3512. long unsigned int _6;
  3513. <bb 2> :
  3514. u32CoreId_8 = 0;
  3515. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_15[u32CoreId_8];
  3516. if (_1 == 0)
  3517. goto <bb 3>; [INV]
  3518. else
  3519. goto <bb 5>; [INV]
  3520. <bb 3> :
  3521. _2 = Mcl_schm_read_msr ();
  3522. msr_MCL_EXCLUSIVE_AREA_15[u32CoreId_8] ={v} _2;
  3523. _3 ={v} msr_MCL_EXCLUSIVE_AREA_15[u32CoreId_8];
  3524. _4 = _3 & 1;
  3525. if (_4 == 0)
  3526. goto <bb 4>; [INV]
  3527. else
  3528. goto <bb 5>; [INV]
  3529. <bb 4> :
  3530. __asm__ __volatile__(" cpsid i");
  3531. <bb 5> :
  3532. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_15[u32CoreId_8];
  3533. _6 = _5 + 1;
  3534. reentry_guard_MCL_EXCLUSIVE_AREA_15[u32CoreId_8] ={v} _6;
  3535. return;
  3536. }
  3537. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_14 ()
  3538. {
  3539. uint32 u32CoreId;
  3540. long unsigned int _1;
  3541. long unsigned int _2;
  3542. long unsigned int _3;
  3543. long unsigned int _4;
  3544. long unsigned int _5;
  3545. <bb 2> :
  3546. u32CoreId_7 = 0;
  3547. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_14[u32CoreId_7];
  3548. _2 = _1 + 4294967295;
  3549. reentry_guard_MCL_EXCLUSIVE_AREA_14[u32CoreId_7] ={v} _2;
  3550. _3 ={v} msr_MCL_EXCLUSIVE_AREA_14[u32CoreId_7];
  3551. _4 = _3 & 1;
  3552. if (_4 == 0)
  3553. goto <bb 3>; [INV]
  3554. else
  3555. goto <bb 5>; [INV]
  3556. <bb 3> :
  3557. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_14[u32CoreId_7];
  3558. if (_5 == 0)
  3559. goto <bb 4>; [INV]
  3560. else
  3561. goto <bb 5>; [INV]
  3562. <bb 4> :
  3563. __asm__ __volatile__(" cpsie i");
  3564. <bb 5> :
  3565. return;
  3566. }
  3567. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_14 ()
  3568. {
  3569. uint32 u32CoreId;
  3570. long unsigned int _1;
  3571. long unsigned int _2;
  3572. long unsigned int _3;
  3573. long unsigned int _4;
  3574. long unsigned int _5;
  3575. long unsigned int _6;
  3576. <bb 2> :
  3577. u32CoreId_8 = 0;
  3578. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_14[u32CoreId_8];
  3579. if (_1 == 0)
  3580. goto <bb 3>; [INV]
  3581. else
  3582. goto <bb 5>; [INV]
  3583. <bb 3> :
  3584. _2 = Mcl_schm_read_msr ();
  3585. msr_MCL_EXCLUSIVE_AREA_14[u32CoreId_8] ={v} _2;
  3586. _3 ={v} msr_MCL_EXCLUSIVE_AREA_14[u32CoreId_8];
  3587. _4 = _3 & 1;
  3588. if (_4 == 0)
  3589. goto <bb 4>; [INV]
  3590. else
  3591. goto <bb 5>; [INV]
  3592. <bb 4> :
  3593. __asm__ __volatile__(" cpsid i");
  3594. <bb 5> :
  3595. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_14[u32CoreId_8];
  3596. _6 = _5 + 1;
  3597. reentry_guard_MCL_EXCLUSIVE_AREA_14[u32CoreId_8] ={v} _6;
  3598. return;
  3599. }
  3600. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_13 ()
  3601. {
  3602. uint32 u32CoreId;
  3603. long unsigned int _1;
  3604. long unsigned int _2;
  3605. long unsigned int _3;
  3606. long unsigned int _4;
  3607. long unsigned int _5;
  3608. <bb 2> :
  3609. u32CoreId_7 = 0;
  3610. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_13[u32CoreId_7];
  3611. _2 = _1 + 4294967295;
  3612. reentry_guard_MCL_EXCLUSIVE_AREA_13[u32CoreId_7] ={v} _2;
  3613. _3 ={v} msr_MCL_EXCLUSIVE_AREA_13[u32CoreId_7];
  3614. _4 = _3 & 1;
  3615. if (_4 == 0)
  3616. goto <bb 3>; [INV]
  3617. else
  3618. goto <bb 5>; [INV]
  3619. <bb 3> :
  3620. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_13[u32CoreId_7];
  3621. if (_5 == 0)
  3622. goto <bb 4>; [INV]
  3623. else
  3624. goto <bb 5>; [INV]
  3625. <bb 4> :
  3626. __asm__ __volatile__(" cpsie i");
  3627. <bb 5> :
  3628. return;
  3629. }
  3630. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_13 ()
  3631. {
  3632. uint32 u32CoreId;
  3633. long unsigned int _1;
  3634. long unsigned int _2;
  3635. long unsigned int _3;
  3636. long unsigned int _4;
  3637. long unsigned int _5;
  3638. long unsigned int _6;
  3639. <bb 2> :
  3640. u32CoreId_8 = 0;
  3641. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_13[u32CoreId_8];
  3642. if (_1 == 0)
  3643. goto <bb 3>; [INV]
  3644. else
  3645. goto <bb 5>; [INV]
  3646. <bb 3> :
  3647. _2 = Mcl_schm_read_msr ();
  3648. msr_MCL_EXCLUSIVE_AREA_13[u32CoreId_8] ={v} _2;
  3649. _3 ={v} msr_MCL_EXCLUSIVE_AREA_13[u32CoreId_8];
  3650. _4 = _3 & 1;
  3651. if (_4 == 0)
  3652. goto <bb 4>; [INV]
  3653. else
  3654. goto <bb 5>; [INV]
  3655. <bb 4> :
  3656. __asm__ __volatile__(" cpsid i");
  3657. <bb 5> :
  3658. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_13[u32CoreId_8];
  3659. _6 = _5 + 1;
  3660. reentry_guard_MCL_EXCLUSIVE_AREA_13[u32CoreId_8] ={v} _6;
  3661. return;
  3662. }
  3663. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_12 ()
  3664. {
  3665. uint32 u32CoreId;
  3666. long unsigned int _1;
  3667. long unsigned int _2;
  3668. long unsigned int _3;
  3669. long unsigned int _4;
  3670. long unsigned int _5;
  3671. <bb 2> :
  3672. u32CoreId_7 = 0;
  3673. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_12[u32CoreId_7];
  3674. _2 = _1 + 4294967295;
  3675. reentry_guard_MCL_EXCLUSIVE_AREA_12[u32CoreId_7] ={v} _2;
  3676. _3 ={v} msr_MCL_EXCLUSIVE_AREA_12[u32CoreId_7];
  3677. _4 = _3 & 1;
  3678. if (_4 == 0)
  3679. goto <bb 3>; [INV]
  3680. else
  3681. goto <bb 5>; [INV]
  3682. <bb 3> :
  3683. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_12[u32CoreId_7];
  3684. if (_5 == 0)
  3685. goto <bb 4>; [INV]
  3686. else
  3687. goto <bb 5>; [INV]
  3688. <bb 4> :
  3689. __asm__ __volatile__(" cpsie i");
  3690. <bb 5> :
  3691. return;
  3692. }
  3693. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_12 ()
  3694. {
  3695. uint32 u32CoreId;
  3696. long unsigned int _1;
  3697. long unsigned int _2;
  3698. long unsigned int _3;
  3699. long unsigned int _4;
  3700. long unsigned int _5;
  3701. long unsigned int _6;
  3702. <bb 2> :
  3703. u32CoreId_8 = 0;
  3704. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_12[u32CoreId_8];
  3705. if (_1 == 0)
  3706. goto <bb 3>; [INV]
  3707. else
  3708. goto <bb 5>; [INV]
  3709. <bb 3> :
  3710. _2 = Mcl_schm_read_msr ();
  3711. msr_MCL_EXCLUSIVE_AREA_12[u32CoreId_8] ={v} _2;
  3712. _3 ={v} msr_MCL_EXCLUSIVE_AREA_12[u32CoreId_8];
  3713. _4 = _3 & 1;
  3714. if (_4 == 0)
  3715. goto <bb 4>; [INV]
  3716. else
  3717. goto <bb 5>; [INV]
  3718. <bb 4> :
  3719. __asm__ __volatile__(" cpsid i");
  3720. <bb 5> :
  3721. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_12[u32CoreId_8];
  3722. _6 = _5 + 1;
  3723. reentry_guard_MCL_EXCLUSIVE_AREA_12[u32CoreId_8] ={v} _6;
  3724. return;
  3725. }
  3726. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_11 ()
  3727. {
  3728. uint32 u32CoreId;
  3729. long unsigned int _1;
  3730. long unsigned int _2;
  3731. long unsigned int _3;
  3732. long unsigned int _4;
  3733. long unsigned int _5;
  3734. <bb 2> :
  3735. u32CoreId_7 = 0;
  3736. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_11[u32CoreId_7];
  3737. _2 = _1 + 4294967295;
  3738. reentry_guard_MCL_EXCLUSIVE_AREA_11[u32CoreId_7] ={v} _2;
  3739. _3 ={v} msr_MCL_EXCLUSIVE_AREA_11[u32CoreId_7];
  3740. _4 = _3 & 1;
  3741. if (_4 == 0)
  3742. goto <bb 3>; [INV]
  3743. else
  3744. goto <bb 5>; [INV]
  3745. <bb 3> :
  3746. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_11[u32CoreId_7];
  3747. if (_5 == 0)
  3748. goto <bb 4>; [INV]
  3749. else
  3750. goto <bb 5>; [INV]
  3751. <bb 4> :
  3752. __asm__ __volatile__(" cpsie i");
  3753. <bb 5> :
  3754. return;
  3755. }
  3756. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_11 ()
  3757. {
  3758. uint32 u32CoreId;
  3759. long unsigned int _1;
  3760. long unsigned int _2;
  3761. long unsigned int _3;
  3762. long unsigned int _4;
  3763. long unsigned int _5;
  3764. long unsigned int _6;
  3765. <bb 2> :
  3766. u32CoreId_8 = 0;
  3767. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_11[u32CoreId_8];
  3768. if (_1 == 0)
  3769. goto <bb 3>; [INV]
  3770. else
  3771. goto <bb 5>; [INV]
  3772. <bb 3> :
  3773. _2 = Mcl_schm_read_msr ();
  3774. msr_MCL_EXCLUSIVE_AREA_11[u32CoreId_8] ={v} _2;
  3775. _3 ={v} msr_MCL_EXCLUSIVE_AREA_11[u32CoreId_8];
  3776. _4 = _3 & 1;
  3777. if (_4 == 0)
  3778. goto <bb 4>; [INV]
  3779. else
  3780. goto <bb 5>; [INV]
  3781. <bb 4> :
  3782. __asm__ __volatile__(" cpsid i");
  3783. <bb 5> :
  3784. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_11[u32CoreId_8];
  3785. _6 = _5 + 1;
  3786. reentry_guard_MCL_EXCLUSIVE_AREA_11[u32CoreId_8] ={v} _6;
  3787. return;
  3788. }
  3789. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_10 ()
  3790. {
  3791. uint32 u32CoreId;
  3792. long unsigned int _1;
  3793. long unsigned int _2;
  3794. long unsigned int _3;
  3795. long unsigned int _4;
  3796. long unsigned int _5;
  3797. <bb 2> :
  3798. u32CoreId_7 = 0;
  3799. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_10[u32CoreId_7];
  3800. _2 = _1 + 4294967295;
  3801. reentry_guard_MCL_EXCLUSIVE_AREA_10[u32CoreId_7] ={v} _2;
  3802. _3 ={v} msr_MCL_EXCLUSIVE_AREA_10[u32CoreId_7];
  3803. _4 = _3 & 1;
  3804. if (_4 == 0)
  3805. goto <bb 3>; [INV]
  3806. else
  3807. goto <bb 5>; [INV]
  3808. <bb 3> :
  3809. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_10[u32CoreId_7];
  3810. if (_5 == 0)
  3811. goto <bb 4>; [INV]
  3812. else
  3813. goto <bb 5>; [INV]
  3814. <bb 4> :
  3815. __asm__ __volatile__(" cpsie i");
  3816. <bb 5> :
  3817. return;
  3818. }
  3819. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_10 ()
  3820. {
  3821. uint32 u32CoreId;
  3822. long unsigned int _1;
  3823. long unsigned int _2;
  3824. long unsigned int _3;
  3825. long unsigned int _4;
  3826. long unsigned int _5;
  3827. long unsigned int _6;
  3828. <bb 2> :
  3829. u32CoreId_8 = 0;
  3830. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_10[u32CoreId_8];
  3831. if (_1 == 0)
  3832. goto <bb 3>; [INV]
  3833. else
  3834. goto <bb 5>; [INV]
  3835. <bb 3> :
  3836. _2 = Mcl_schm_read_msr ();
  3837. msr_MCL_EXCLUSIVE_AREA_10[u32CoreId_8] ={v} _2;
  3838. _3 ={v} msr_MCL_EXCLUSIVE_AREA_10[u32CoreId_8];
  3839. _4 = _3 & 1;
  3840. if (_4 == 0)
  3841. goto <bb 4>; [INV]
  3842. else
  3843. goto <bb 5>; [INV]
  3844. <bb 4> :
  3845. __asm__ __volatile__(" cpsid i");
  3846. <bb 5> :
  3847. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_10[u32CoreId_8];
  3848. _6 = _5 + 1;
  3849. reentry_guard_MCL_EXCLUSIVE_AREA_10[u32CoreId_8] ={v} _6;
  3850. return;
  3851. }
  3852. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_09 ()
  3853. {
  3854. uint32 u32CoreId;
  3855. long unsigned int _1;
  3856. long unsigned int _2;
  3857. long unsigned int _3;
  3858. long unsigned int _4;
  3859. long unsigned int _5;
  3860. <bb 2> :
  3861. u32CoreId_7 = 0;
  3862. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_09[u32CoreId_7];
  3863. _2 = _1 + 4294967295;
  3864. reentry_guard_MCL_EXCLUSIVE_AREA_09[u32CoreId_7] ={v} _2;
  3865. _3 ={v} msr_MCL_EXCLUSIVE_AREA_09[u32CoreId_7];
  3866. _4 = _3 & 1;
  3867. if (_4 == 0)
  3868. goto <bb 3>; [INV]
  3869. else
  3870. goto <bb 5>; [INV]
  3871. <bb 3> :
  3872. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_09[u32CoreId_7];
  3873. if (_5 == 0)
  3874. goto <bb 4>; [INV]
  3875. else
  3876. goto <bb 5>; [INV]
  3877. <bb 4> :
  3878. __asm__ __volatile__(" cpsie i");
  3879. <bb 5> :
  3880. return;
  3881. }
  3882. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_09 ()
  3883. {
  3884. uint32 u32CoreId;
  3885. long unsigned int _1;
  3886. long unsigned int _2;
  3887. long unsigned int _3;
  3888. long unsigned int _4;
  3889. long unsigned int _5;
  3890. long unsigned int _6;
  3891. <bb 2> :
  3892. u32CoreId_8 = 0;
  3893. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_09[u32CoreId_8];
  3894. if (_1 == 0)
  3895. goto <bb 3>; [INV]
  3896. else
  3897. goto <bb 5>; [INV]
  3898. <bb 3> :
  3899. _2 = Mcl_schm_read_msr ();
  3900. msr_MCL_EXCLUSIVE_AREA_09[u32CoreId_8] ={v} _2;
  3901. _3 ={v} msr_MCL_EXCLUSIVE_AREA_09[u32CoreId_8];
  3902. _4 = _3 & 1;
  3903. if (_4 == 0)
  3904. goto <bb 4>; [INV]
  3905. else
  3906. goto <bb 5>; [INV]
  3907. <bb 4> :
  3908. __asm__ __volatile__(" cpsid i");
  3909. <bb 5> :
  3910. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_09[u32CoreId_8];
  3911. _6 = _5 + 1;
  3912. reentry_guard_MCL_EXCLUSIVE_AREA_09[u32CoreId_8] ={v} _6;
  3913. return;
  3914. }
  3915. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_08 ()
  3916. {
  3917. uint32 u32CoreId;
  3918. long unsigned int _1;
  3919. long unsigned int _2;
  3920. long unsigned int _3;
  3921. long unsigned int _4;
  3922. long unsigned int _5;
  3923. <bb 2> :
  3924. u32CoreId_7 = 0;
  3925. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_08[u32CoreId_7];
  3926. _2 = _1 + 4294967295;
  3927. reentry_guard_MCL_EXCLUSIVE_AREA_08[u32CoreId_7] ={v} _2;
  3928. _3 ={v} msr_MCL_EXCLUSIVE_AREA_08[u32CoreId_7];
  3929. _4 = _3 & 1;
  3930. if (_4 == 0)
  3931. goto <bb 3>; [INV]
  3932. else
  3933. goto <bb 5>; [INV]
  3934. <bb 3> :
  3935. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_08[u32CoreId_7];
  3936. if (_5 == 0)
  3937. goto <bb 4>; [INV]
  3938. else
  3939. goto <bb 5>; [INV]
  3940. <bb 4> :
  3941. __asm__ __volatile__(" cpsie i");
  3942. <bb 5> :
  3943. return;
  3944. }
  3945. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_08 ()
  3946. {
  3947. uint32 u32CoreId;
  3948. long unsigned int _1;
  3949. long unsigned int _2;
  3950. long unsigned int _3;
  3951. long unsigned int _4;
  3952. long unsigned int _5;
  3953. long unsigned int _6;
  3954. <bb 2> :
  3955. u32CoreId_8 = 0;
  3956. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_08[u32CoreId_8];
  3957. if (_1 == 0)
  3958. goto <bb 3>; [INV]
  3959. else
  3960. goto <bb 5>; [INV]
  3961. <bb 3> :
  3962. _2 = Mcl_schm_read_msr ();
  3963. msr_MCL_EXCLUSIVE_AREA_08[u32CoreId_8] ={v} _2;
  3964. _3 ={v} msr_MCL_EXCLUSIVE_AREA_08[u32CoreId_8];
  3965. _4 = _3 & 1;
  3966. if (_4 == 0)
  3967. goto <bb 4>; [INV]
  3968. else
  3969. goto <bb 5>; [INV]
  3970. <bb 4> :
  3971. __asm__ __volatile__(" cpsid i");
  3972. <bb 5> :
  3973. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_08[u32CoreId_8];
  3974. _6 = _5 + 1;
  3975. reentry_guard_MCL_EXCLUSIVE_AREA_08[u32CoreId_8] ={v} _6;
  3976. return;
  3977. }
  3978. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_07 ()
  3979. {
  3980. uint32 u32CoreId;
  3981. long unsigned int _1;
  3982. long unsigned int _2;
  3983. long unsigned int _3;
  3984. long unsigned int _4;
  3985. long unsigned int _5;
  3986. <bb 2> :
  3987. u32CoreId_7 = 0;
  3988. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_07[u32CoreId_7];
  3989. _2 = _1 + 4294967295;
  3990. reentry_guard_MCL_EXCLUSIVE_AREA_07[u32CoreId_7] ={v} _2;
  3991. _3 ={v} msr_MCL_EXCLUSIVE_AREA_07[u32CoreId_7];
  3992. _4 = _3 & 1;
  3993. if (_4 == 0)
  3994. goto <bb 3>; [INV]
  3995. else
  3996. goto <bb 5>; [INV]
  3997. <bb 3> :
  3998. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_07[u32CoreId_7];
  3999. if (_5 == 0)
  4000. goto <bb 4>; [INV]
  4001. else
  4002. goto <bb 5>; [INV]
  4003. <bb 4> :
  4004. __asm__ __volatile__(" cpsie i");
  4005. <bb 5> :
  4006. return;
  4007. }
  4008. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_07 ()
  4009. {
  4010. uint32 u32CoreId;
  4011. long unsigned int _1;
  4012. long unsigned int _2;
  4013. long unsigned int _3;
  4014. long unsigned int _4;
  4015. long unsigned int _5;
  4016. long unsigned int _6;
  4017. <bb 2> :
  4018. u32CoreId_8 = 0;
  4019. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_07[u32CoreId_8];
  4020. if (_1 == 0)
  4021. goto <bb 3>; [INV]
  4022. else
  4023. goto <bb 5>; [INV]
  4024. <bb 3> :
  4025. _2 = Mcl_schm_read_msr ();
  4026. msr_MCL_EXCLUSIVE_AREA_07[u32CoreId_8] ={v} _2;
  4027. _3 ={v} msr_MCL_EXCLUSIVE_AREA_07[u32CoreId_8];
  4028. _4 = _3 & 1;
  4029. if (_4 == 0)
  4030. goto <bb 4>; [INV]
  4031. else
  4032. goto <bb 5>; [INV]
  4033. <bb 4> :
  4034. __asm__ __volatile__(" cpsid i");
  4035. <bb 5> :
  4036. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_07[u32CoreId_8];
  4037. _6 = _5 + 1;
  4038. reentry_guard_MCL_EXCLUSIVE_AREA_07[u32CoreId_8] ={v} _6;
  4039. return;
  4040. }
  4041. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_06 ()
  4042. {
  4043. uint32 u32CoreId;
  4044. long unsigned int _1;
  4045. long unsigned int _2;
  4046. long unsigned int _3;
  4047. long unsigned int _4;
  4048. long unsigned int _5;
  4049. <bb 2> :
  4050. u32CoreId_7 = 0;
  4051. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_06[u32CoreId_7];
  4052. _2 = _1 + 4294967295;
  4053. reentry_guard_MCL_EXCLUSIVE_AREA_06[u32CoreId_7] ={v} _2;
  4054. _3 ={v} msr_MCL_EXCLUSIVE_AREA_06[u32CoreId_7];
  4055. _4 = _3 & 1;
  4056. if (_4 == 0)
  4057. goto <bb 3>; [INV]
  4058. else
  4059. goto <bb 5>; [INV]
  4060. <bb 3> :
  4061. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_06[u32CoreId_7];
  4062. if (_5 == 0)
  4063. goto <bb 4>; [INV]
  4064. else
  4065. goto <bb 5>; [INV]
  4066. <bb 4> :
  4067. __asm__ __volatile__(" cpsie i");
  4068. <bb 5> :
  4069. return;
  4070. }
  4071. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_06 ()
  4072. {
  4073. uint32 u32CoreId;
  4074. long unsigned int _1;
  4075. long unsigned int _2;
  4076. long unsigned int _3;
  4077. long unsigned int _4;
  4078. long unsigned int _5;
  4079. long unsigned int _6;
  4080. <bb 2> :
  4081. u32CoreId_8 = 0;
  4082. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_06[u32CoreId_8];
  4083. if (_1 == 0)
  4084. goto <bb 3>; [INV]
  4085. else
  4086. goto <bb 5>; [INV]
  4087. <bb 3> :
  4088. _2 = Mcl_schm_read_msr ();
  4089. msr_MCL_EXCLUSIVE_AREA_06[u32CoreId_8] ={v} _2;
  4090. _3 ={v} msr_MCL_EXCLUSIVE_AREA_06[u32CoreId_8];
  4091. _4 = _3 & 1;
  4092. if (_4 == 0)
  4093. goto <bb 4>; [INV]
  4094. else
  4095. goto <bb 5>; [INV]
  4096. <bb 4> :
  4097. __asm__ __volatile__(" cpsid i");
  4098. <bb 5> :
  4099. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_06[u32CoreId_8];
  4100. _6 = _5 + 1;
  4101. reentry_guard_MCL_EXCLUSIVE_AREA_06[u32CoreId_8] ={v} _6;
  4102. return;
  4103. }
  4104. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_05 ()
  4105. {
  4106. uint32 u32CoreId;
  4107. long unsigned int _1;
  4108. long unsigned int _2;
  4109. long unsigned int _3;
  4110. long unsigned int _4;
  4111. long unsigned int _5;
  4112. <bb 2> :
  4113. u32CoreId_7 = 0;
  4114. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_05[u32CoreId_7];
  4115. _2 = _1 + 4294967295;
  4116. reentry_guard_MCL_EXCLUSIVE_AREA_05[u32CoreId_7] ={v} _2;
  4117. _3 ={v} msr_MCL_EXCLUSIVE_AREA_05[u32CoreId_7];
  4118. _4 = _3 & 1;
  4119. if (_4 == 0)
  4120. goto <bb 3>; [INV]
  4121. else
  4122. goto <bb 5>; [INV]
  4123. <bb 3> :
  4124. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_05[u32CoreId_7];
  4125. if (_5 == 0)
  4126. goto <bb 4>; [INV]
  4127. else
  4128. goto <bb 5>; [INV]
  4129. <bb 4> :
  4130. __asm__ __volatile__(" cpsie i");
  4131. <bb 5> :
  4132. return;
  4133. }
  4134. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_05 ()
  4135. {
  4136. uint32 u32CoreId;
  4137. long unsigned int _1;
  4138. long unsigned int _2;
  4139. long unsigned int _3;
  4140. long unsigned int _4;
  4141. long unsigned int _5;
  4142. long unsigned int _6;
  4143. <bb 2> :
  4144. u32CoreId_8 = 0;
  4145. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_05[u32CoreId_8];
  4146. if (_1 == 0)
  4147. goto <bb 3>; [INV]
  4148. else
  4149. goto <bb 5>; [INV]
  4150. <bb 3> :
  4151. _2 = Mcl_schm_read_msr ();
  4152. msr_MCL_EXCLUSIVE_AREA_05[u32CoreId_8] ={v} _2;
  4153. _3 ={v} msr_MCL_EXCLUSIVE_AREA_05[u32CoreId_8];
  4154. _4 = _3 & 1;
  4155. if (_4 == 0)
  4156. goto <bb 4>; [INV]
  4157. else
  4158. goto <bb 5>; [INV]
  4159. <bb 4> :
  4160. __asm__ __volatile__(" cpsid i");
  4161. <bb 5> :
  4162. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_05[u32CoreId_8];
  4163. _6 = _5 + 1;
  4164. reentry_guard_MCL_EXCLUSIVE_AREA_05[u32CoreId_8] ={v} _6;
  4165. return;
  4166. }
  4167. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_04 ()
  4168. {
  4169. uint32 u32CoreId;
  4170. long unsigned int _1;
  4171. long unsigned int _2;
  4172. long unsigned int _3;
  4173. long unsigned int _4;
  4174. long unsigned int _5;
  4175. <bb 2> :
  4176. u32CoreId_7 = 0;
  4177. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_04[u32CoreId_7];
  4178. _2 = _1 + 4294967295;
  4179. reentry_guard_MCL_EXCLUSIVE_AREA_04[u32CoreId_7] ={v} _2;
  4180. _3 ={v} msr_MCL_EXCLUSIVE_AREA_04[u32CoreId_7];
  4181. _4 = _3 & 1;
  4182. if (_4 == 0)
  4183. goto <bb 3>; [INV]
  4184. else
  4185. goto <bb 5>; [INV]
  4186. <bb 3> :
  4187. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_04[u32CoreId_7];
  4188. if (_5 == 0)
  4189. goto <bb 4>; [INV]
  4190. else
  4191. goto <bb 5>; [INV]
  4192. <bb 4> :
  4193. __asm__ __volatile__(" cpsie i");
  4194. <bb 5> :
  4195. return;
  4196. }
  4197. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_04 ()
  4198. {
  4199. uint32 u32CoreId;
  4200. long unsigned int _1;
  4201. long unsigned int _2;
  4202. long unsigned int _3;
  4203. long unsigned int _4;
  4204. long unsigned int _5;
  4205. long unsigned int _6;
  4206. <bb 2> :
  4207. u32CoreId_8 = 0;
  4208. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_04[u32CoreId_8];
  4209. if (_1 == 0)
  4210. goto <bb 3>; [INV]
  4211. else
  4212. goto <bb 5>; [INV]
  4213. <bb 3> :
  4214. _2 = Mcl_schm_read_msr ();
  4215. msr_MCL_EXCLUSIVE_AREA_04[u32CoreId_8] ={v} _2;
  4216. _3 ={v} msr_MCL_EXCLUSIVE_AREA_04[u32CoreId_8];
  4217. _4 = _3 & 1;
  4218. if (_4 == 0)
  4219. goto <bb 4>; [INV]
  4220. else
  4221. goto <bb 5>; [INV]
  4222. <bb 4> :
  4223. __asm__ __volatile__(" cpsid i");
  4224. <bb 5> :
  4225. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_04[u32CoreId_8];
  4226. _6 = _5 + 1;
  4227. reentry_guard_MCL_EXCLUSIVE_AREA_04[u32CoreId_8] ={v} _6;
  4228. return;
  4229. }
  4230. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_03 ()
  4231. {
  4232. uint32 u32CoreId;
  4233. long unsigned int _1;
  4234. long unsigned int _2;
  4235. long unsigned int _3;
  4236. long unsigned int _4;
  4237. long unsigned int _5;
  4238. <bb 2> :
  4239. u32CoreId_7 = 0;
  4240. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_03[u32CoreId_7];
  4241. _2 = _1 + 4294967295;
  4242. reentry_guard_MCL_EXCLUSIVE_AREA_03[u32CoreId_7] ={v} _2;
  4243. _3 ={v} msr_MCL_EXCLUSIVE_AREA_03[u32CoreId_7];
  4244. _4 = _3 & 1;
  4245. if (_4 == 0)
  4246. goto <bb 3>; [INV]
  4247. else
  4248. goto <bb 5>; [INV]
  4249. <bb 3> :
  4250. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_03[u32CoreId_7];
  4251. if (_5 == 0)
  4252. goto <bb 4>; [INV]
  4253. else
  4254. goto <bb 5>; [INV]
  4255. <bb 4> :
  4256. __asm__ __volatile__(" cpsie i");
  4257. <bb 5> :
  4258. return;
  4259. }
  4260. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_03 ()
  4261. {
  4262. uint32 u32CoreId;
  4263. long unsigned int _1;
  4264. long unsigned int _2;
  4265. long unsigned int _3;
  4266. long unsigned int _4;
  4267. long unsigned int _5;
  4268. long unsigned int _6;
  4269. <bb 2> :
  4270. u32CoreId_8 = 0;
  4271. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_03[u32CoreId_8];
  4272. if (_1 == 0)
  4273. goto <bb 3>; [INV]
  4274. else
  4275. goto <bb 5>; [INV]
  4276. <bb 3> :
  4277. _2 = Mcl_schm_read_msr ();
  4278. msr_MCL_EXCLUSIVE_AREA_03[u32CoreId_8] ={v} _2;
  4279. _3 ={v} msr_MCL_EXCLUSIVE_AREA_03[u32CoreId_8];
  4280. _4 = _3 & 1;
  4281. if (_4 == 0)
  4282. goto <bb 4>; [INV]
  4283. else
  4284. goto <bb 5>; [INV]
  4285. <bb 4> :
  4286. __asm__ __volatile__(" cpsid i");
  4287. <bb 5> :
  4288. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_03[u32CoreId_8];
  4289. _6 = _5 + 1;
  4290. reentry_guard_MCL_EXCLUSIVE_AREA_03[u32CoreId_8] ={v} _6;
  4291. return;
  4292. }
  4293. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_02 ()
  4294. {
  4295. uint32 u32CoreId;
  4296. long unsigned int _1;
  4297. long unsigned int _2;
  4298. long unsigned int _3;
  4299. long unsigned int _4;
  4300. long unsigned int _5;
  4301. <bb 2> :
  4302. u32CoreId_7 = 0;
  4303. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_02[u32CoreId_7];
  4304. _2 = _1 + 4294967295;
  4305. reentry_guard_MCL_EXCLUSIVE_AREA_02[u32CoreId_7] ={v} _2;
  4306. _3 ={v} msr_MCL_EXCLUSIVE_AREA_02[u32CoreId_7];
  4307. _4 = _3 & 1;
  4308. if (_4 == 0)
  4309. goto <bb 3>; [INV]
  4310. else
  4311. goto <bb 5>; [INV]
  4312. <bb 3> :
  4313. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_02[u32CoreId_7];
  4314. if (_5 == 0)
  4315. goto <bb 4>; [INV]
  4316. else
  4317. goto <bb 5>; [INV]
  4318. <bb 4> :
  4319. __asm__ __volatile__(" cpsie i");
  4320. <bb 5> :
  4321. return;
  4322. }
  4323. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_02 ()
  4324. {
  4325. uint32 u32CoreId;
  4326. long unsigned int _1;
  4327. long unsigned int _2;
  4328. long unsigned int _3;
  4329. long unsigned int _4;
  4330. long unsigned int _5;
  4331. long unsigned int _6;
  4332. <bb 2> :
  4333. u32CoreId_8 = 0;
  4334. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_02[u32CoreId_8];
  4335. if (_1 == 0)
  4336. goto <bb 3>; [INV]
  4337. else
  4338. goto <bb 5>; [INV]
  4339. <bb 3> :
  4340. _2 = Mcl_schm_read_msr ();
  4341. msr_MCL_EXCLUSIVE_AREA_02[u32CoreId_8] ={v} _2;
  4342. _3 ={v} msr_MCL_EXCLUSIVE_AREA_02[u32CoreId_8];
  4343. _4 = _3 & 1;
  4344. if (_4 == 0)
  4345. goto <bb 4>; [INV]
  4346. else
  4347. goto <bb 5>; [INV]
  4348. <bb 4> :
  4349. __asm__ __volatile__(" cpsid i");
  4350. <bb 5> :
  4351. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_02[u32CoreId_8];
  4352. _6 = _5 + 1;
  4353. reentry_guard_MCL_EXCLUSIVE_AREA_02[u32CoreId_8] ={v} _6;
  4354. return;
  4355. }
  4356. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_01 ()
  4357. {
  4358. uint32 u32CoreId;
  4359. long unsigned int _1;
  4360. long unsigned int _2;
  4361. long unsigned int _3;
  4362. long unsigned int _4;
  4363. long unsigned int _5;
  4364. <bb 2> :
  4365. u32CoreId_7 = 0;
  4366. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_01[u32CoreId_7];
  4367. _2 = _1 + 4294967295;
  4368. reentry_guard_MCL_EXCLUSIVE_AREA_01[u32CoreId_7] ={v} _2;
  4369. _3 ={v} msr_MCL_EXCLUSIVE_AREA_01[u32CoreId_7];
  4370. _4 = _3 & 1;
  4371. if (_4 == 0)
  4372. goto <bb 3>; [INV]
  4373. else
  4374. goto <bb 5>; [INV]
  4375. <bb 3> :
  4376. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_01[u32CoreId_7];
  4377. if (_5 == 0)
  4378. goto <bb 4>; [INV]
  4379. else
  4380. goto <bb 5>; [INV]
  4381. <bb 4> :
  4382. __asm__ __volatile__(" cpsie i");
  4383. <bb 5> :
  4384. return;
  4385. }
  4386. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_01 ()
  4387. {
  4388. uint32 u32CoreId;
  4389. long unsigned int _1;
  4390. long unsigned int _2;
  4391. long unsigned int _3;
  4392. long unsigned int _4;
  4393. long unsigned int _5;
  4394. long unsigned int _6;
  4395. <bb 2> :
  4396. u32CoreId_8 = 0;
  4397. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_01[u32CoreId_8];
  4398. if (_1 == 0)
  4399. goto <bb 3>; [INV]
  4400. else
  4401. goto <bb 5>; [INV]
  4402. <bb 3> :
  4403. _2 = Mcl_schm_read_msr ();
  4404. msr_MCL_EXCLUSIVE_AREA_01[u32CoreId_8] ={v} _2;
  4405. _3 ={v} msr_MCL_EXCLUSIVE_AREA_01[u32CoreId_8];
  4406. _4 = _3 & 1;
  4407. if (_4 == 0)
  4408. goto <bb 4>; [INV]
  4409. else
  4410. goto <bb 5>; [INV]
  4411. <bb 4> :
  4412. __asm__ __volatile__(" cpsid i");
  4413. <bb 5> :
  4414. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_01[u32CoreId_8];
  4415. _6 = _5 + 1;
  4416. reentry_guard_MCL_EXCLUSIVE_AREA_01[u32CoreId_8] ={v} _6;
  4417. return;
  4418. }
  4419. SchM_Exit_Mcl_MCL_EXCLUSIVE_AREA_00 ()
  4420. {
  4421. uint32 u32CoreId;
  4422. long unsigned int _1;
  4423. long unsigned int _2;
  4424. long unsigned int _3;
  4425. long unsigned int _4;
  4426. long unsigned int _5;
  4427. <bb 2> :
  4428. u32CoreId_7 = 0;
  4429. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_00[u32CoreId_7];
  4430. _2 = _1 + 4294967295;
  4431. reentry_guard_MCL_EXCLUSIVE_AREA_00[u32CoreId_7] ={v} _2;
  4432. _3 ={v} msr_MCL_EXCLUSIVE_AREA_00[u32CoreId_7];
  4433. _4 = _3 & 1;
  4434. if (_4 == 0)
  4435. goto <bb 3>; [INV]
  4436. else
  4437. goto <bb 5>; [INV]
  4438. <bb 3> :
  4439. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_00[u32CoreId_7];
  4440. if (_5 == 0)
  4441. goto <bb 4>; [INV]
  4442. else
  4443. goto <bb 5>; [INV]
  4444. <bb 4> :
  4445. __asm__ __volatile__(" cpsie i");
  4446. <bb 5> :
  4447. return;
  4448. }
  4449. SchM_Enter_Mcl_MCL_EXCLUSIVE_AREA_00 ()
  4450. {
  4451. uint32 u32CoreId;
  4452. long unsigned int _1;
  4453. long unsigned int _2;
  4454. long unsigned int _3;
  4455. long unsigned int _4;
  4456. long unsigned int _5;
  4457. long unsigned int _6;
  4458. <bb 2> :
  4459. u32CoreId_8 = 0;
  4460. _1 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_00[u32CoreId_8];
  4461. if (_1 == 0)
  4462. goto <bb 3>; [INV]
  4463. else
  4464. goto <bb 5>; [INV]
  4465. <bb 3> :
  4466. _2 = Mcl_schm_read_msr ();
  4467. msr_MCL_EXCLUSIVE_AREA_00[u32CoreId_8] ={v} _2;
  4468. _3 ={v} msr_MCL_EXCLUSIVE_AREA_00[u32CoreId_8];
  4469. _4 = _3 & 1;
  4470. if (_4 == 0)
  4471. goto <bb 4>; [INV]
  4472. else
  4473. goto <bb 5>; [INV]
  4474. <bb 4> :
  4475. __asm__ __volatile__(" cpsid i");
  4476. <bb 5> :
  4477. _5 ={v} reentry_guard_MCL_EXCLUSIVE_AREA_00[u32CoreId_8];
  4478. _6 = _5 + 1;
  4479. reentry_guard_MCL_EXCLUSIVE_AREA_00[u32CoreId_8] ={v} _6;
  4480. return;
  4481. }
  4482. Mcl_schm_read_msr ()
  4483. {
  4484. register uint32 reg_tmp;
  4485. uint32 D.6206;
  4486. uint32 _2;
  4487. <bb 2> :
  4488. __asm__ __volatile__(" mrs %0, primask " : "=r" reg_tmp_1);
  4489. _2 = reg_tmp_1;
  4490. <bb 3> :
  4491. <L0>:
  4492. return _2;
  4493. }