port.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214
  1. /*
  2. * FreeRTOS Kernel V10.4.6
  3. * Copyright (C) 2021 Amazon.com, Inc. or its affiliates. All Rights Reserved.
  4. *
  5. * SPDX-License-Identifier: MIT
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy of
  8. * this software and associated documentation files (the "Software"), to deal in
  9. * the Software without restriction, including without limitation the rights to
  10. * use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of
  11. * the Software, and to permit persons to whom the Software is furnished to do so,
  12. * subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in all
  15. * copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS
  19. * FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR
  20. * COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER
  21. * IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  22. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * https://www.FreeRTOS.org
  25. * https://github.com/FreeRTOS
  26. *
  27. */
  28. /*-----------------------------------------------------------
  29. * Implementation of functions defined in portable.h for the ARM7 port.
  30. *
  31. * Components that can be compiled to either ARM or THUMB mode are
  32. * contained in this file. The ISR routines, which can only be compiled
  33. * to ARM mode are contained in portISR.c.
  34. *----------------------------------------------------------*/
  35. /* Standard includes. */
  36. #include <stdlib.h>
  37. /* Scheduler includes. */
  38. #include "FreeRTOS.h"
  39. #include "task.h"
  40. /* Processor constants. */
  41. #include "AT91SAM7X256.h"
  42. /* Constants required to setup the task context. */
  43. #define portINITIAL_SPSR ( ( StackType_t ) 0x1f ) /* System mode, ARM mode, interrupts enabled. */
  44. #define portTHUMB_MODE_BIT ( ( StackType_t ) 0x20 )
  45. #define portINSTRUCTION_SIZE ( ( StackType_t ) 4 )
  46. #define portNO_CRITICAL_SECTION_NESTING ( ( StackType_t ) 0 )
  47. /* Constants required to setup the tick ISR. */
  48. #define portENABLE_TIMER ( ( uint8_t ) 0x01 )
  49. #define portPRESCALE_VALUE 0x00
  50. #define portINTERRUPT_ON_MATCH ( ( uint32_t ) 0x01 )
  51. #define portRESET_COUNT_ON_MATCH ( ( uint32_t ) 0x02 )
  52. /* Constants required to setup the PIT. */
  53. #define portPIT_CLOCK_DIVISOR ( ( uint32_t ) 16 )
  54. #define portPIT_COUNTER_VALUE ( ( ( configCPU_CLOCK_HZ / portPIT_CLOCK_DIVISOR ) / 1000UL ) * portTICK_PERIOD_MS )
  55. #define portINT_LEVEL_SENSITIVE 0
  56. #define portPIT_ENABLE ( ( uint16_t ) 0x1 << 24 )
  57. #define portPIT_INT_ENABLE ( ( uint16_t ) 0x1 << 25 )
  58. /*-----------------------------------------------------------*/
  59. /* Setup the timer to generate the tick interrupts. */
  60. static void prvSetupTimerInterrupt( void );
  61. /*
  62. * The scheduler can only be started from ARM mode, so
  63. * vPortISRStartFirstSTask() is defined in portISR.c.
  64. */
  65. extern void vPortISRStartFirstTask( void );
  66. /*-----------------------------------------------------------*/
  67. /*
  68. * Initialise the stack of a task to look exactly as if a call to
  69. * portSAVE_CONTEXT had been called.
  70. *
  71. * See header file for description.
  72. */
  73. StackType_t *pxPortInitialiseStack( StackType_t *pxTopOfStack, TaskFunction_t pxCode, void *pvParameters )
  74. {
  75. StackType_t *pxOriginalTOS;
  76. pxOriginalTOS = pxTopOfStack;
  77. /* To ensure asserts in tasks.c don't fail, although in this case the assert
  78. is not really required. */
  79. pxTopOfStack--;
  80. /* Setup the initial stack of the task. The stack is set exactly as
  81. expected by the portRESTORE_CONTEXT() macro. */
  82. /* First on the stack is the return address - which in this case is the
  83. start of the task. The offset is added to make the return address appear
  84. as it would within an IRQ ISR. */
  85. *pxTopOfStack = ( StackType_t ) pxCode + portINSTRUCTION_SIZE;
  86. pxTopOfStack--;
  87. *pxTopOfStack = ( StackType_t ) 0x00000000; /* R14 */
  88. pxTopOfStack--;
  89. *pxTopOfStack = ( StackType_t ) pxOriginalTOS; /* Stack used when task starts goes in R13. */
  90. pxTopOfStack--;
  91. *pxTopOfStack = ( StackType_t ) 0x12121212; /* R12 */
  92. pxTopOfStack--;
  93. *pxTopOfStack = ( StackType_t ) 0x11111111; /* R11 */
  94. pxTopOfStack--;
  95. *pxTopOfStack = ( StackType_t ) 0x10101010; /* R10 */
  96. pxTopOfStack--;
  97. *pxTopOfStack = ( StackType_t ) 0x09090909; /* R9 */
  98. pxTopOfStack--;
  99. *pxTopOfStack = ( StackType_t ) 0x08080808; /* R8 */
  100. pxTopOfStack--;
  101. *pxTopOfStack = ( StackType_t ) 0x07070707; /* R7 */
  102. pxTopOfStack--;
  103. *pxTopOfStack = ( StackType_t ) 0x06060606; /* R6 */
  104. pxTopOfStack--;
  105. *pxTopOfStack = ( StackType_t ) 0x05050505; /* R5 */
  106. pxTopOfStack--;
  107. *pxTopOfStack = ( StackType_t ) 0x04040404; /* R4 */
  108. pxTopOfStack--;
  109. *pxTopOfStack = ( StackType_t ) 0x03030303; /* R3 */
  110. pxTopOfStack--;
  111. *pxTopOfStack = ( StackType_t ) 0x02020202; /* R2 */
  112. pxTopOfStack--;
  113. *pxTopOfStack = ( StackType_t ) 0x01010101; /* R1 */
  114. pxTopOfStack--;
  115. /* When the task starts is will expect to find the function parameter in
  116. R0. */
  117. *pxTopOfStack = ( StackType_t ) pvParameters; /* R0 */
  118. pxTopOfStack--;
  119. /* The last thing onto the stack is the status register, which is set for
  120. system mode, with interrupts enabled. */
  121. *pxTopOfStack = ( StackType_t ) portINITIAL_SPSR;
  122. #ifdef THUMB_INTERWORK
  123. {
  124. /* We want the task to start in thumb mode. */
  125. *pxTopOfStack |= portTHUMB_MODE_BIT;
  126. }
  127. #endif
  128. pxTopOfStack--;
  129. /* Some optimisation levels use the stack differently to others. This
  130. means the interrupt flags cannot always be stored on the stack and will
  131. instead be stored in a variable, which is then saved as part of the
  132. tasks context. */
  133. *pxTopOfStack = portNO_CRITICAL_SECTION_NESTING;
  134. return pxTopOfStack;
  135. }
  136. /*-----------------------------------------------------------*/
  137. BaseType_t xPortStartScheduler( void )
  138. {
  139. /* Start the timer that generates the tick ISR. Interrupts are disabled
  140. here already. */
  141. prvSetupTimerInterrupt();
  142. /* Start the first task. */
  143. vPortISRStartFirstTask();
  144. /* Should not get here! */
  145. return 0;
  146. }
  147. /*-----------------------------------------------------------*/
  148. void vPortEndScheduler( void )
  149. {
  150. /* It is unlikely that the ARM port will require this function as there
  151. is nothing to return to. */
  152. }
  153. /*-----------------------------------------------------------*/
  154. /*
  155. * Setup the timer 0 to generate the tick interrupts at the required frequency.
  156. */
  157. static void prvSetupTimerInterrupt( void )
  158. {
  159. AT91PS_PITC pxPIT = AT91C_BASE_PITC;
  160. /* Setup the AIC for PIT interrupts. The interrupt routine chosen depends
  161. on whether the preemptive or cooperative scheduler is being used. */
  162. #if configUSE_PREEMPTION == 0
  163. extern void ( vNonPreemptiveTick ) ( void );
  164. AT91F_AIC_ConfigureIt( AT91C_ID_SYS, AT91C_AIC_PRIOR_HIGHEST, portINT_LEVEL_SENSITIVE, ( void (*)(void) ) vNonPreemptiveTick );
  165. #else
  166. extern void ( vPreemptiveTick )( void );
  167. AT91F_AIC_ConfigureIt( AT91C_ID_SYS, AT91C_AIC_PRIOR_HIGHEST, portINT_LEVEL_SENSITIVE, ( void (*)(void) ) vPreemptiveTick );
  168. #endif
  169. /* Configure the PIT period. */
  170. pxPIT->PITC_PIMR = portPIT_ENABLE | portPIT_INT_ENABLE | portPIT_COUNTER_VALUE;
  171. /* Enable the interrupt. Global interrupts are disables at this point so
  172. this is safe. */
  173. AT91C_BASE_AIC->AIC_IECR = 0x1 << AT91C_ID_SYS;
  174. }
  175. /*-----------------------------------------------------------*/