123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216 |
- /*
- * FreeRTOS Kernel V10.4.6
- * Copyright (C) 2021 Amazon.com, Inc. or its affiliates. All Rights Reserved.
- *
- * SPDX-License-Identifier: MIT
- *
- * Permission is hereby granted, free of charge, to any person obtaining a copy of
- * this software and associated documentation files (the "Software"), to deal in
- * the Software without restriction, including without limitation the rights to
- * use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of
- * the Software, and to permit persons to whom the Software is furnished to do so,
- * subject to the following conditions:
- *
- * The above copyright notice and this permission notice shall be included in all
- * copies or substantial portions of the Software.
- *
- * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
- * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS
- * FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR
- * COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER
- * IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
- * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
- *
- * https://www.FreeRTOS.org
- * https://github.com/FreeRTOS
- *
- */
- /*-----------------------------------------------------------
- * Components that can be compiled to either ARM or THUMB mode are
- * contained in port.c The ISR routines, which can only be compiled
- * to ARM mode, are contained in this file.
- *----------------------------------------------------------*/
- /*
- Changes from V2.5.2
- + The critical section management functions have been changed. These no
- longer modify the stack and are safe to use at all optimisation levels.
- The functions are now also the same for both ARM and THUMB modes.
- Changes from V2.6.0
- + Removed the 'static' from the definition of vNonPreemptiveTick() to
- allow the demo to link when using the cooperative scheduler.
- Changes from V3.2.4
- + The assembler statements are now included in a single asm block rather
- than each line having its own asm block.
- */
- /* Scheduler includes. */
- #include "FreeRTOS.h"
- /* Constants required to handle interrupts. */
- #define portTIMER_MATCH_ISR_BIT ( ( uint8_t ) 0x01 )
- #define portCLEAR_VIC_INTERRUPT ( ( uint32_t ) 0 )
- /* Constants required to handle critical sections. */
- #define portNO_CRITICAL_NESTING ( ( uint32_t ) 0 )
- volatile uint32_t ulCriticalNesting = 9999UL;
- /*-----------------------------------------------------------*/
- /* ISR to handle manual context switches (from a call to taskYIELD()). */
- void vPortYieldProcessor( void ) __attribute__((interrupt("SWI"), naked));
- /*
- * The scheduler can only be started from ARM mode, hence the inclusion of this
- * function here.
- */
- void vPortISRStartFirstTask( void );
- /*-----------------------------------------------------------*/
- void vPortISRStartFirstTask( void )
- {
- /* Simply start the scheduler. This is included here as it can only be
- called from ARM mode. */
- portRESTORE_CONTEXT();
- }
- /*-----------------------------------------------------------*/
- /*
- * Called by portYIELD() or taskYIELD() to manually force a context switch.
- *
- * When a context switch is performed from the task level the saved task
- * context is made to look as if it occurred from within the tick ISR. This
- * way the same restore context function can be used when restoring the context
- * saved from the ISR or that saved from a call to vPortYieldProcessor.
- */
- void vPortYieldProcessor( void )
- {
- /* Within an IRQ ISR the link register has an offset from the true return
- address, but an SWI ISR does not. Add the offset manually so the same
- ISR return code can be used in both cases. */
- __asm volatile ( "ADD LR, LR, #4" );
- /* Perform the context switch. First save the context of the current task. */
- portSAVE_CONTEXT();
- /* Find the highest priority task that is ready to run. */
- __asm volatile ( "bl vTaskSwitchContext" );
- /* Restore the context of the new task. */
- portRESTORE_CONTEXT();
- }
- /*-----------------------------------------------------------*/
- /*
- * The ISR used for the scheduler tick.
- */
- void vTickISR( void ) __attribute__((naked));
- void vTickISR( void )
- {
- /* Save the context of the interrupted task. */
- portSAVE_CONTEXT();
- /* Increment the RTOS tick count, then look for the highest priority
- task that is ready to run. */
- __asm volatile
- (
- " bl xTaskIncrementTick \t\n" \
- " cmp r0, #0 \t\n" \
- " beq SkipContextSwitch \t\n" \
- " bl vTaskSwitchContext \t\n" \
- "SkipContextSwitch: \t\n"
- );
- /* Ready for the next interrupt. */
- T0_IR = portTIMER_MATCH_ISR_BIT;
- VICVectAddr = portCLEAR_VIC_INTERRUPT;
- /* Restore the context of the new task. */
- portRESTORE_CONTEXT();
- }
- /*-----------------------------------------------------------*/
- /*
- * The interrupt management utilities can only be called from ARM mode. When
- * THUMB_INTERWORK is defined the utilities are defined as functions here to
- * ensure a switch to ARM mode. When THUMB_INTERWORK is not defined then
- * the utilities are defined as macros in portmacro.h - as per other ports.
- */
- #ifdef THUMB_INTERWORK
- void vPortDisableInterruptsFromThumb( void ) __attribute__ ((naked));
- void vPortEnableInterruptsFromThumb( void ) __attribute__ ((naked));
- void vPortDisableInterruptsFromThumb( void )
- {
- __asm volatile (
- "STMDB SP!, {R0} \n\t" /* Push R0. */
- "MRS R0, CPSR \n\t" /* Get CPSR. */
- "ORR R0, R0, #0xC0 \n\t" /* Disable IRQ, FIQ. */
- "MSR CPSR, R0 \n\t" /* Write back modified value. */
- "LDMIA SP!, {R0} \n\t" /* Pop R0. */
- "BX R14" ); /* Return back to thumb. */
- }
- void vPortEnableInterruptsFromThumb( void )
- {
- __asm volatile (
- "STMDB SP!, {R0} \n\t" /* Push R0. */
- "MRS R0, CPSR \n\t" /* Get CPSR. */
- "BIC R0, R0, #0xC0 \n\t" /* Enable IRQ, FIQ. */
- "MSR CPSR, R0 \n\t" /* Write back modified value. */
- "LDMIA SP!, {R0} \n\t" /* Pop R0. */
- "BX R14" ); /* Return back to thumb. */
- }
- #endif /* THUMB_INTERWORK */
- /* The code generated by the GCC compiler uses the stack in different ways at
- different optimisation levels. The interrupt flags can therefore not always
- be saved to the stack. Instead the critical section nesting level is stored
- in a variable, which is then saved as part of the stack context. */
- void vPortEnterCritical( void )
- {
- /* Disable interrupts as per portDISABLE_INTERRUPTS(); */
- __asm volatile (
- "STMDB SP!, {R0} \n\t" /* Push R0. */
- "MRS R0, CPSR \n\t" /* Get CPSR. */
- "ORR R0, R0, #0xC0 \n\t" /* Disable IRQ, FIQ. */
- "MSR CPSR, R0 \n\t" /* Write back modified value. */
- "LDMIA SP!, {R0}" ); /* Pop R0. */
- /* Now interrupts are disabled ulCriticalNesting can be accessed
- directly. Increment ulCriticalNesting to keep a count of how many times
- portENTER_CRITICAL() has been called. */
- ulCriticalNesting++;
- }
- void vPortExitCritical( void )
- {
- if( ulCriticalNesting > portNO_CRITICAL_NESTING )
- {
- /* Decrement the nesting count as we are leaving a critical section. */
- ulCriticalNesting--;
- /* If the nesting level has reached zero then interrupts should be
- re-enabled. */
- if( ulCriticalNesting == portNO_CRITICAL_NESTING )
- {
- /* Enable interrupts as per portEXIT_CRITICAL(). */
- __asm volatile (
- "STMDB SP!, {R0} \n\t" /* Push R0. */
- "MRS R0, CPSR \n\t" /* Get CPSR. */
- "BIC R0, R0, #0xC0 \n\t" /* Enable IRQ, FIQ. */
- "MSR CPSR, R0 \n\t" /* Write back modified value. */
- "LDMIA SP!, {R0}" ); /* Pop R0. */
- }
- }
- }
|