port.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707
  1. /*
  2. * FreeRTOS Kernel V10.4.6
  3. * Copyright (C) 2021 Amazon.com, Inc. or its affiliates. All Rights Reserved.
  4. *
  5. * SPDX-License-Identifier: MIT
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy of
  8. * this software and associated documentation files (the "Software"), to deal in
  9. * the Software without restriction, including without limitation the rights to
  10. * use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of
  11. * the Software, and to permit persons to whom the Software is furnished to do so,
  12. * subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in all
  15. * copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS
  19. * FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR
  20. * COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER
  21. * IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  22. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * https://www.FreeRTOS.org
  25. * https://github.com/FreeRTOS
  26. *
  27. */
  28. /*-----------------------------------------------------------
  29. * Implementation of functions defined in portable.h for the ARM CM3 port.
  30. *----------------------------------------------------------*/
  31. /* Scheduler includes. */
  32. #include "FreeRTOS.h"
  33. #include "task.h"
  34. /* For backward compatibility, ensure configKERNEL_INTERRUPT_PRIORITY is
  35. * defined. The value should also ensure backward compatibility.
  36. * FreeRTOS.org versions prior to V4.4.0 did not include this definition. */
  37. #ifndef configKERNEL_INTERRUPT_PRIORITY
  38. #define configKERNEL_INTERRUPT_PRIORITY 255
  39. #endif
  40. #ifndef configSYSTICK_CLOCK_HZ
  41. #define configSYSTICK_CLOCK_HZ configCPU_CLOCK_HZ
  42. /* Ensure the SysTick is clocked at the same frequency as the core. */
  43. #define portNVIC_SYSTICK_CLK_BIT ( 1UL << 2UL )
  44. #else
  45. /* The way the SysTick is clocked is not modified in case it is not the same
  46. * as the core. */
  47. #define portNVIC_SYSTICK_CLK_BIT ( 0 )
  48. #endif
  49. /* Constants required to manipulate the core. Registers first... */
  50. #define portNVIC_SYSTICK_CTRL_REG ( *( ( volatile uint32_t * ) 0xe000e010 ) )
  51. #define portNVIC_SYSTICK_LOAD_REG ( *( ( volatile uint32_t * ) 0xe000e014 ) )
  52. #define portNVIC_SYSTICK_CURRENT_VALUE_REG ( *( ( volatile uint32_t * ) 0xe000e018 ) )
  53. #define portNVIC_SHPR3_REG ( *( ( volatile uint32_t * ) 0xe000ed20 ) )
  54. /* ...then bits in the registers. */
  55. #define portNVIC_SYSTICK_INT_BIT ( 1UL << 1UL )
  56. #define portNVIC_SYSTICK_ENABLE_BIT ( 1UL << 0UL )
  57. #define portNVIC_SYSTICK_COUNT_FLAG_BIT ( 1UL << 16UL )
  58. #define portNVIC_PENDSVCLEAR_BIT ( 1UL << 27UL )
  59. #define portNVIC_PEND_SYSTICK_CLEAR_BIT ( 1UL << 25UL )
  60. #define portNVIC_PENDSV_PRI ( ( ( uint32_t ) configKERNEL_INTERRUPT_PRIORITY ) << 16UL )
  61. #define portNVIC_SYSTICK_PRI ( ( ( uint32_t ) configKERNEL_INTERRUPT_PRIORITY ) << 24UL )
  62. /* Constants required to check the validity of an interrupt priority. */
  63. #define portFIRST_USER_INTERRUPT_NUMBER ( 16 )
  64. #define portNVIC_IP_REGISTERS_OFFSET_16 ( 0xE000E3F0 )
  65. #define portAIRCR_REG ( *( ( volatile uint32_t * ) 0xE000ED0C ) )
  66. #define portMAX_8_BIT_VALUE ( ( uint8_t ) 0xff )
  67. #define portTOP_BIT_OF_BYTE ( ( uint8_t ) 0x80 )
  68. #define portMAX_PRIGROUP_BITS ( ( uint8_t ) 7 )
  69. #define portPRIORITY_GROUP_MASK ( 0x07UL << 8UL )
  70. #define portPRIGROUP_SHIFT ( 8UL )
  71. /* Masks off all bits but the VECTACTIVE bits in the ICSR register. */
  72. #define portVECTACTIVE_MASK ( 0xFFUL )
  73. /* Constants required to set up the initial stack. */
  74. #define portINITIAL_XPSR ( 0x01000000UL )
  75. /* The systick is a 24-bit counter. */
  76. #define portMAX_24_BIT_NUMBER ( 0xffffffUL )
  77. /* A fiddle factor to estimate the number of SysTick counts that would have
  78. * occurred while the SysTick counter is stopped during tickless idle
  79. * calculations. */
  80. #define portMISSED_COUNTS_FACTOR ( 45UL )
  81. /* For strict compliance with the Cortex-M spec the task start address should
  82. * have bit-0 clear, as it is loaded into the PC on exit from an ISR. */
  83. #define portSTART_ADDRESS_MASK ( ( StackType_t ) 0xfffffffeUL )
  84. /* Let the user override the pre-loading of the initial LR with the address of
  85. * prvTaskExitError() in case it messes up unwinding of the stack in the
  86. * debugger. */
  87. #ifdef configTASK_RETURN_ADDRESS
  88. #define portTASK_RETURN_ADDRESS configTASK_RETURN_ADDRESS
  89. #else
  90. #define portTASK_RETURN_ADDRESS prvTaskExitError
  91. #endif
  92. /*
  93. * Setup the timer to generate the tick interrupts. The implementation in this
  94. * file is weak to allow application writers to change the timer used to
  95. * generate the tick interrupt.
  96. */
  97. void vPortSetupTimerInterrupt( void );
  98. /*
  99. * Exception handlers.
  100. */
  101. void xPortPendSVHandler( void ) __attribute__( ( naked ) );
  102. void xPortSysTickHandler( void );
  103. void vPortSVCHandler( void ) __attribute__( ( naked ) );
  104. /*
  105. * Start first task is a separate function so it can be tested in isolation.
  106. */
  107. static void prvPortStartFirstTask( void ) __attribute__( ( naked ) );
  108. /*
  109. * Used to catch tasks that attempt to return from their implementing function.
  110. */
  111. static void prvTaskExitError( void );
  112. /*-----------------------------------------------------------*/
  113. /* Each task maintains its own interrupt status in the critical nesting
  114. * variable. */
  115. static UBaseType_t uxCriticalNesting = 0xaaaaaaaa;
  116. /*
  117. * The number of SysTick increments that make up one tick period.
  118. */
  119. #if ( configUSE_TICKLESS_IDLE == 1 )
  120. static uint32_t ulTimerCountsForOneTick = 0;
  121. #endif /* configUSE_TICKLESS_IDLE */
  122. /*
  123. * The maximum number of tick periods that can be suppressed is limited by the
  124. * 24 bit resolution of the SysTick timer.
  125. */
  126. #if ( configUSE_TICKLESS_IDLE == 1 )
  127. static uint32_t xMaximumPossibleSuppressedTicks = 0;
  128. #endif /* configUSE_TICKLESS_IDLE */
  129. /*
  130. * Compensate for the CPU cycles that pass while the SysTick is stopped (low
  131. * power functionality only.
  132. */
  133. #if ( configUSE_TICKLESS_IDLE == 1 )
  134. static uint32_t ulStoppedTimerCompensation = 0;
  135. #endif /* configUSE_TICKLESS_IDLE */
  136. /*
  137. * Used by the portASSERT_IF_INTERRUPT_PRIORITY_INVALID() macro to ensure
  138. * FreeRTOS API functions are not called from interrupts that have been assigned
  139. * a priority above configMAX_SYSCALL_INTERRUPT_PRIORITY.
  140. */
  141. #if ( configASSERT_DEFINED == 1 )
  142. static uint8_t ucMaxSysCallPriority = 0;
  143. static uint32_t ulMaxPRIGROUPValue = 0;
  144. static const volatile uint8_t * const pcInterruptPriorityRegisters = ( const volatile uint8_t * const ) portNVIC_IP_REGISTERS_OFFSET_16;
  145. #endif /* configASSERT_DEFINED */
  146. /*-----------------------------------------------------------*/
  147. /*
  148. * See header file for description.
  149. */
  150. StackType_t * pxPortInitialiseStack( StackType_t * pxTopOfStack,
  151. TaskFunction_t pxCode,
  152. void * pvParameters )
  153. {
  154. /* Simulate the stack frame as it would be created by a context switch
  155. * interrupt. */
  156. pxTopOfStack--; /* Offset added to account for the way the MCU uses the stack on entry/exit of interrupts. */
  157. *pxTopOfStack = portINITIAL_XPSR; /* xPSR */
  158. pxTopOfStack--;
  159. *pxTopOfStack = ( ( StackType_t ) pxCode ) & portSTART_ADDRESS_MASK; /* PC */
  160. pxTopOfStack--;
  161. *pxTopOfStack = ( StackType_t ) portTASK_RETURN_ADDRESS; /* LR */
  162. pxTopOfStack -= 5; /* R12, R3, R2 and R1. */
  163. *pxTopOfStack = ( StackType_t ) pvParameters; /* R0 */
  164. pxTopOfStack -= 8; /* R11, R10, R9, R8, R7, R6, R5 and R4. */
  165. return pxTopOfStack;
  166. }
  167. /*-----------------------------------------------------------*/
  168. static void prvTaskExitError( void )
  169. {
  170. volatile uint32_t ulDummy = 0UL;
  171. /* A function that implements a task must not exit or attempt to return to
  172. * its caller as there is nothing to return to. If a task wants to exit it
  173. * should instead call vTaskDelete( NULL ).
  174. *
  175. * Artificially force an assert() to be triggered if configASSERT() is
  176. * defined, then stop here so application writers can catch the error. */
  177. configASSERT( uxCriticalNesting == ~0UL );
  178. portDISABLE_INTERRUPTS();
  179. while( ulDummy == 0 )
  180. {
  181. /* This file calls prvTaskExitError() after the scheduler has been
  182. * started to remove a compiler warning about the function being defined
  183. * but never called. ulDummy is used purely to quieten other warnings
  184. * about code appearing after this function is called - making ulDummy
  185. * volatile makes the compiler think the function could return and
  186. * therefore not output an 'unreachable code' warning for code that appears
  187. * after it. */
  188. }
  189. }
  190. /*-----------------------------------------------------------*/
  191. void vPortSVCHandler( void )
  192. {
  193. __asm volatile (
  194. " ldr r3, pxCurrentTCBConst2 \n"/* Restore the context. */
  195. " ldr r1, [r3] \n"/* Use pxCurrentTCBConst to get the pxCurrentTCB address. */
  196. " ldr r0, [r1] \n"/* The first item in pxCurrentTCB is the task top of stack. */
  197. " ldmia r0!, {r4-r11} \n"/* Pop the registers that are not automatically saved on exception entry and the critical nesting count. */
  198. " msr psp, r0 \n"/* Restore the task stack pointer. */
  199. " isb \n"
  200. " mov r0, #0 \n"
  201. " msr basepri, r0 \n"
  202. " orr r14, #0xd \n"
  203. " bx r14 \n"
  204. " \n"
  205. " .align 4 \n"
  206. "pxCurrentTCBConst2: .word pxCurrentTCB \n"
  207. );
  208. }
  209. /*-----------------------------------------------------------*/
  210. static void prvPortStartFirstTask( void )
  211. {
  212. __asm volatile (
  213. " ldr r0, =0xE000ED08 \n"/* Use the NVIC offset register to locate the stack. */
  214. " ldr r0, [r0] \n"
  215. " ldr r0, [r0] \n"
  216. " msr msp, r0 \n"/* Set the msp back to the start of the stack. */
  217. " cpsie i \n"/* Globally enable interrupts. */
  218. " cpsie f \n"
  219. " dsb \n"
  220. " isb \n"
  221. " svc 0 \n"/* System call to start first task. */
  222. " nop \n"
  223. " .ltorg \n"
  224. );
  225. }
  226. /*-----------------------------------------------------------*/
  227. /*
  228. * See header file for description.
  229. */
  230. BaseType_t xPortStartScheduler( void )
  231. {
  232. /* configMAX_SYSCALL_INTERRUPT_PRIORITY must not be set to 0.
  233. * See https://www.FreeRTOS.org/RTOS-Cortex-M3-M4.html */
  234. configASSERT( configMAX_SYSCALL_INTERRUPT_PRIORITY );
  235. #if ( configASSERT_DEFINED == 1 )
  236. {
  237. volatile uint32_t ulOriginalPriority;
  238. volatile uint8_t * const pucFirstUserPriorityRegister = ( volatile uint8_t * const ) ( portNVIC_IP_REGISTERS_OFFSET_16 + portFIRST_USER_INTERRUPT_NUMBER );
  239. volatile uint8_t ucMaxPriorityValue;
  240. /* Determine the maximum priority from which ISR safe FreeRTOS API
  241. * functions can be called. ISR safe functions are those that end in
  242. * "FromISR". FreeRTOS maintains separate thread and ISR API functions to
  243. * ensure interrupt entry is as fast and simple as possible.
  244. *
  245. * Save the interrupt priority value that is about to be clobbered. */
  246. ulOriginalPriority = *pucFirstUserPriorityRegister;
  247. /* Determine the number of priority bits available. First write to all
  248. * possible bits. */
  249. *pucFirstUserPriorityRegister = portMAX_8_BIT_VALUE;
  250. /* Read the value back to see how many bits stuck. */
  251. ucMaxPriorityValue = *pucFirstUserPriorityRegister;
  252. /* Use the same mask on the maximum system call priority. */
  253. ucMaxSysCallPriority = configMAX_SYSCALL_INTERRUPT_PRIORITY & ucMaxPriorityValue;
  254. /* Calculate the maximum acceptable priority group value for the number
  255. * of bits read back. */
  256. ulMaxPRIGROUPValue = portMAX_PRIGROUP_BITS;
  257. while( ( ucMaxPriorityValue & portTOP_BIT_OF_BYTE ) == portTOP_BIT_OF_BYTE )
  258. {
  259. ulMaxPRIGROUPValue--;
  260. ucMaxPriorityValue <<= ( uint8_t ) 0x01;
  261. }
  262. #ifdef __NVIC_PRIO_BITS
  263. {
  264. /* Check the CMSIS configuration that defines the number of
  265. * priority bits matches the number of priority bits actually queried
  266. * from the hardware. */
  267. configASSERT( ( portMAX_PRIGROUP_BITS - ulMaxPRIGROUPValue ) == __NVIC_PRIO_BITS );
  268. }
  269. #endif
  270. #ifdef configPRIO_BITS
  271. {
  272. /* Check the FreeRTOS configuration that defines the number of
  273. * priority bits matches the number of priority bits actually queried
  274. * from the hardware. */
  275. configASSERT( ( portMAX_PRIGROUP_BITS - ulMaxPRIGROUPValue ) == configPRIO_BITS );
  276. }
  277. #endif
  278. /* Shift the priority group value back to its position within the AIRCR
  279. * register. */
  280. ulMaxPRIGROUPValue <<= portPRIGROUP_SHIFT;
  281. ulMaxPRIGROUPValue &= portPRIORITY_GROUP_MASK;
  282. /* Restore the clobbered interrupt priority register to its original
  283. * value. */
  284. *pucFirstUserPriorityRegister = ulOriginalPriority;
  285. }
  286. #endif /* configASSERT_DEFINED */
  287. /* Make PendSV and SysTick the lowest priority interrupts. */
  288. portNVIC_SHPR3_REG |= portNVIC_PENDSV_PRI;
  289. portNVIC_SHPR3_REG |= portNVIC_SYSTICK_PRI;
  290. /* Start the timer that generates the tick ISR. Interrupts are disabled
  291. * here already. */
  292. vPortSetupTimerInterrupt();
  293. /* Initialise the critical nesting count ready for the first task. */
  294. uxCriticalNesting = 0;
  295. /* Start the first task. */
  296. prvPortStartFirstTask();
  297. /* Should never get here as the tasks will now be executing! Call the task
  298. * exit error function to prevent compiler warnings about a static function
  299. * not being called in the case that the application writer overrides this
  300. * functionality by defining configTASK_RETURN_ADDRESS. Call
  301. * vTaskSwitchContext() so link time optimisation does not remove the
  302. * symbol. */
  303. vTaskSwitchContext();
  304. prvTaskExitError();
  305. /* Should not get here! */
  306. return 0;
  307. }
  308. /*-----------------------------------------------------------*/
  309. void vPortEndScheduler( void )
  310. {
  311. /* Not implemented in ports where there is nothing to return to.
  312. * Artificially force an assert. */
  313. configASSERT( uxCriticalNesting == 1000UL );
  314. }
  315. /*-----------------------------------------------------------*/
  316. void vPortEnterCritical( void )
  317. {
  318. portDISABLE_INTERRUPTS();
  319. uxCriticalNesting++;
  320. /* This is not the interrupt safe version of the enter critical function so
  321. * assert() if it is being called from an interrupt context. Only API
  322. * functions that end in "FromISR" can be used in an interrupt. Only assert if
  323. * the critical nesting count is 1 to protect against recursive calls if the
  324. * assert function also uses a critical section. */
  325. if( uxCriticalNesting == 1 )
  326. {
  327. configASSERT( ( portNVIC_INT_CTRL_REG & portVECTACTIVE_MASK ) == 0 );
  328. }
  329. }
  330. /*-----------------------------------------------------------*/
  331. void vPortExitCritical( void )
  332. {
  333. configASSERT( uxCriticalNesting );
  334. uxCriticalNesting--;
  335. if( uxCriticalNesting == 0 )
  336. {
  337. portENABLE_INTERRUPTS();
  338. }
  339. }
  340. /*-----------------------------------------------------------*/
  341. void xPortPendSVHandler( void )
  342. {
  343. /* This is a naked function. */
  344. __asm volatile
  345. (
  346. " mrs r0, psp \n"
  347. " isb \n"
  348. " \n"
  349. " ldr r3, pxCurrentTCBConst \n"/* Get the location of the current TCB. */
  350. " ldr r2, [r3] \n"
  351. " \n"
  352. " stmdb r0!, {r4-r11} \n"/* Save the remaining registers. */
  353. " str r0, [r2] \n"/* Save the new top of stack into the first member of the TCB. */
  354. " \n"
  355. " stmdb sp!, {r3, r14} \n"
  356. " mov r0, %0 \n"
  357. " msr basepri, r0 \n"
  358. " bl vTaskSwitchContext \n"
  359. " mov r0, #0 \n"
  360. " msr basepri, r0 \n"
  361. " ldmia sp!, {r3, r14} \n"
  362. " \n"/* Restore the context, including the critical nesting count. */
  363. " ldr r1, [r3] \n"
  364. " ldr r0, [r1] \n"/* The first item in pxCurrentTCB is the task top of stack. */
  365. " ldmia r0!, {r4-r11} \n"/* Pop the registers. */
  366. " msr psp, r0 \n"
  367. " isb \n"
  368. " bx r14 \n"
  369. " \n"
  370. " .align 4 \n"
  371. "pxCurrentTCBConst: .word pxCurrentTCB \n"
  372. ::"i" ( configMAX_SYSCALL_INTERRUPT_PRIORITY )
  373. );
  374. }
  375. /*-----------------------------------------------------------*/
  376. void xPortSysTickHandler( void )
  377. {
  378. /* The SysTick runs at the lowest interrupt priority, so when this interrupt
  379. * executes all interrupts must be unmasked. There is therefore no need to
  380. * save and then restore the interrupt mask value as its value is already
  381. * known. */
  382. portDISABLE_INTERRUPTS();
  383. {
  384. /* Increment the RTOS tick. */
  385. if( xTaskIncrementTick() != pdFALSE )
  386. {
  387. /* A context switch is required. Context switching is performed in
  388. * the PendSV interrupt. Pend the PendSV interrupt. */
  389. portNVIC_INT_CTRL_REG = portNVIC_PENDSVSET_BIT;
  390. }
  391. }
  392. portENABLE_INTERRUPTS();
  393. }
  394. /*-----------------------------------------------------------*/
  395. #if ( configUSE_TICKLESS_IDLE == 1 )
  396. __attribute__( ( weak ) ) void vPortSuppressTicksAndSleep( TickType_t xExpectedIdleTime )
  397. {
  398. uint32_t ulReloadValue, ulCompleteTickPeriods, ulCompletedSysTickDecrements;
  399. TickType_t xModifiableIdleTime;
  400. /* Make sure the SysTick reload value does not overflow the counter. */
  401. if( xExpectedIdleTime > xMaximumPossibleSuppressedTicks )
  402. {
  403. xExpectedIdleTime = xMaximumPossibleSuppressedTicks;
  404. }
  405. /* Stop the SysTick momentarily. The time the SysTick is stopped for
  406. * is accounted for as best it can be, but using the tickless mode will
  407. * inevitably result in some tiny drift of the time maintained by the
  408. * kernel with respect to calendar time. */
  409. portNVIC_SYSTICK_CTRL_REG &= ~portNVIC_SYSTICK_ENABLE_BIT;
  410. /* Calculate the reload value required to wait xExpectedIdleTime
  411. * tick periods. -1 is used because this code will execute part way
  412. * through one of the tick periods. */
  413. ulReloadValue = portNVIC_SYSTICK_CURRENT_VALUE_REG + ( ulTimerCountsForOneTick * ( xExpectedIdleTime - 1UL ) );
  414. if( ulReloadValue > ulStoppedTimerCompensation )
  415. {
  416. ulReloadValue -= ulStoppedTimerCompensation;
  417. }
  418. /* Enter a critical section but don't use the taskENTER_CRITICAL()
  419. * method as that will mask interrupts that should exit sleep mode. */
  420. __asm volatile ( "cpsid i" ::: "memory" );
  421. __asm volatile ( "dsb" );
  422. __asm volatile ( "isb" );
  423. /* If a context switch is pending or a task is waiting for the scheduler
  424. * to be unsuspended then abandon the low power entry. */
  425. if( eTaskConfirmSleepModeStatus() == eAbortSleep )
  426. {
  427. /* Restart from whatever is left in the count register to complete
  428. * this tick period. */
  429. portNVIC_SYSTICK_LOAD_REG = portNVIC_SYSTICK_CURRENT_VALUE_REG;
  430. /* Restart SysTick. */
  431. portNVIC_SYSTICK_CTRL_REG |= portNVIC_SYSTICK_ENABLE_BIT;
  432. /* Reset the reload register to the value required for normal tick
  433. * periods. */
  434. portNVIC_SYSTICK_LOAD_REG = ulTimerCountsForOneTick - 1UL;
  435. /* Re-enable interrupts - see comments above the cpsid instruction()
  436. * above. */
  437. __asm volatile ( "cpsie i" ::: "memory" );
  438. }
  439. else
  440. {
  441. /* Set the new reload value. */
  442. portNVIC_SYSTICK_LOAD_REG = ulReloadValue;
  443. /* Clear the SysTick count flag and set the count value back to
  444. * zero. */
  445. portNVIC_SYSTICK_CURRENT_VALUE_REG = 0UL;
  446. /* Restart SysTick. */
  447. portNVIC_SYSTICK_CTRL_REG |= portNVIC_SYSTICK_ENABLE_BIT;
  448. /* Sleep until something happens. configPRE_SLEEP_PROCESSING() can
  449. * set its parameter to 0 to indicate that its implementation contains
  450. * its own wait for interrupt or wait for event instruction, and so wfi
  451. * should not be executed again. However, the original expected idle
  452. * time variable must remain unmodified, so a copy is taken. */
  453. xModifiableIdleTime = xExpectedIdleTime;
  454. configPRE_SLEEP_PROCESSING( xModifiableIdleTime );
  455. if( xModifiableIdleTime > 0 )
  456. {
  457. __asm volatile ( "dsb" ::: "memory" );
  458. __asm volatile ( "wfi" );
  459. __asm volatile ( "isb" );
  460. }
  461. configPOST_SLEEP_PROCESSING( xExpectedIdleTime );
  462. /* Re-enable interrupts to allow the interrupt that brought the MCU
  463. * out of sleep mode to execute immediately. see comments above
  464. * __disable_interrupt() call above. */
  465. __asm volatile ( "cpsie i" ::: "memory" );
  466. __asm volatile ( "dsb" );
  467. __asm volatile ( "isb" );
  468. /* Disable interrupts again because the clock is about to be stopped
  469. * and interrupts that execute while the clock is stopped will increase
  470. * any slippage between the time maintained by the RTOS and calendar
  471. * time. */
  472. __asm volatile ( "cpsid i" ::: "memory" );
  473. __asm volatile ( "dsb" );
  474. __asm volatile ( "isb" );
  475. /* Disable the SysTick clock without reading the
  476. * portNVIC_SYSTICK_CTRL_REG register to ensure the
  477. * portNVIC_SYSTICK_COUNT_FLAG_BIT is not cleared if it is set. Again,
  478. * the time the SysTick is stopped for is accounted for as best it can
  479. * be, but using the tickless mode will inevitably result in some tiny
  480. * drift of the time maintained by the kernel with respect to calendar
  481. * time*/
  482. portNVIC_SYSTICK_CTRL_REG = ( portNVIC_SYSTICK_CLK_BIT | portNVIC_SYSTICK_INT_BIT );
  483. /* Determine if the SysTick clock has already counted to zero and
  484. * been set back to the current reload value (the reload back being
  485. * correct for the entire expected idle time) or if the SysTick is yet
  486. * to count to zero (in which case an interrupt other than the SysTick
  487. * must have brought the system out of sleep mode). */
  488. if( ( portNVIC_SYSTICK_CTRL_REG & portNVIC_SYSTICK_COUNT_FLAG_BIT ) != 0 )
  489. {
  490. uint32_t ulCalculatedLoadValue;
  491. /* The tick interrupt is already pending, and the SysTick count
  492. * reloaded with ulReloadValue. Reset the
  493. * portNVIC_SYSTICK_LOAD_REG with whatever remains of this tick
  494. * period. */
  495. ulCalculatedLoadValue = ( ulTimerCountsForOneTick - 1UL ) - ( ulReloadValue - portNVIC_SYSTICK_CURRENT_VALUE_REG );
  496. /* Don't allow a tiny value, or values that have somehow
  497. * underflowed because the post sleep hook did something
  498. * that took too long. */
  499. if( ( ulCalculatedLoadValue < ulStoppedTimerCompensation ) || ( ulCalculatedLoadValue > ulTimerCountsForOneTick ) )
  500. {
  501. ulCalculatedLoadValue = ( ulTimerCountsForOneTick - 1UL );
  502. }
  503. portNVIC_SYSTICK_LOAD_REG = ulCalculatedLoadValue;
  504. /* As the pending tick will be processed as soon as this
  505. * function exits, the tick value maintained by the tick is stepped
  506. * forward by one less than the time spent waiting. */
  507. ulCompleteTickPeriods = xExpectedIdleTime - 1UL;
  508. }
  509. else
  510. {
  511. /* Something other than the tick interrupt ended the sleep.
  512. * Work out how long the sleep lasted rounded to complete tick
  513. * periods (not the ulReload value which accounted for part
  514. * ticks). */
  515. ulCompletedSysTickDecrements = ( xExpectedIdleTime * ulTimerCountsForOneTick ) - portNVIC_SYSTICK_CURRENT_VALUE_REG;
  516. /* How many complete tick periods passed while the processor
  517. * was waiting? */
  518. ulCompleteTickPeriods = ulCompletedSysTickDecrements / ulTimerCountsForOneTick;
  519. /* The reload value is set to whatever fraction of a single tick
  520. * period remains. */
  521. portNVIC_SYSTICK_LOAD_REG = ( ( ulCompleteTickPeriods + 1UL ) * ulTimerCountsForOneTick ) - ulCompletedSysTickDecrements;
  522. }
  523. /* Restart SysTick so it runs from portNVIC_SYSTICK_LOAD_REG
  524. * again, then set portNVIC_SYSTICK_LOAD_REG back to its standard
  525. * value. */
  526. portNVIC_SYSTICK_CURRENT_VALUE_REG = 0UL;
  527. portNVIC_SYSTICK_CTRL_REG |= portNVIC_SYSTICK_ENABLE_BIT;
  528. vTaskStepTick( ulCompleteTickPeriods );
  529. portNVIC_SYSTICK_LOAD_REG = ulTimerCountsForOneTick - 1UL;
  530. /* Exit with interrupts enabled. */
  531. __asm volatile ( "cpsie i" ::: "memory" );
  532. }
  533. }
  534. #endif /* configUSE_TICKLESS_IDLE */
  535. /*-----------------------------------------------------------*/
  536. /*
  537. * Setup the systick timer to generate the tick interrupts at the required
  538. * frequency.
  539. */
  540. __attribute__( ( weak ) ) void vPortSetupTimerInterrupt( void )
  541. {
  542. /* Calculate the constants required to configure the tick interrupt. */
  543. #if ( configUSE_TICKLESS_IDLE == 1 )
  544. {
  545. ulTimerCountsForOneTick = ( configSYSTICK_CLOCK_HZ / configTICK_RATE_HZ );
  546. xMaximumPossibleSuppressedTicks = portMAX_24_BIT_NUMBER / ulTimerCountsForOneTick;
  547. ulStoppedTimerCompensation = portMISSED_COUNTS_FACTOR / ( configCPU_CLOCK_HZ / configSYSTICK_CLOCK_HZ );
  548. }
  549. #endif /* configUSE_TICKLESS_IDLE */
  550. /* Stop and clear the SysTick. */
  551. portNVIC_SYSTICK_CTRL_REG = 0UL;
  552. portNVIC_SYSTICK_CURRENT_VALUE_REG = 0UL;
  553. /* Configure SysTick to interrupt at the requested rate. */
  554. portNVIC_SYSTICK_LOAD_REG = ( configSYSTICK_CLOCK_HZ / configTICK_RATE_HZ ) - 1UL;
  555. portNVIC_SYSTICK_CTRL_REG = ( portNVIC_SYSTICK_CLK_BIT | portNVIC_SYSTICK_INT_BIT | portNVIC_SYSTICK_ENABLE_BIT );
  556. }
  557. /*-----------------------------------------------------------*/
  558. #if ( configASSERT_DEFINED == 1 )
  559. void vPortValidateInterruptPriority( void )
  560. {
  561. uint32_t ulCurrentInterrupt;
  562. uint8_t ucCurrentPriority;
  563. /* Obtain the number of the currently executing interrupt. */
  564. __asm volatile ( "mrs %0, ipsr" : "=r" ( ulCurrentInterrupt )::"memory" );
  565. /* Is the interrupt number a user defined interrupt? */
  566. if( ulCurrentInterrupt >= portFIRST_USER_INTERRUPT_NUMBER )
  567. {
  568. /* Look up the interrupt's priority. */
  569. ucCurrentPriority = pcInterruptPriorityRegisters[ ulCurrentInterrupt ];
  570. /* The following assertion will fail if a service routine (ISR) for
  571. * an interrupt that has been assigned a priority above
  572. * configMAX_SYSCALL_INTERRUPT_PRIORITY calls an ISR safe FreeRTOS API
  573. * function. ISR safe FreeRTOS API functions must *only* be called
  574. * from interrupts that have been assigned a priority at or below
  575. * configMAX_SYSCALL_INTERRUPT_PRIORITY.
  576. *
  577. * Numerically low interrupt priority numbers represent logically high
  578. * interrupt priorities, therefore the priority of the interrupt must
  579. * be set to a value equal to or numerically *higher* than
  580. * configMAX_SYSCALL_INTERRUPT_PRIORITY.
  581. *
  582. * Interrupts that use the FreeRTOS API must not be left at their
  583. * default priority of zero as that is the highest possible priority,
  584. * which is guaranteed to be above configMAX_SYSCALL_INTERRUPT_PRIORITY,
  585. * and therefore also guaranteed to be invalid.
  586. *
  587. * FreeRTOS maintains separate thread and ISR API functions to ensure
  588. * interrupt entry is as fast and simple as possible.
  589. *
  590. * The following links provide detailed information:
  591. * https://www.FreeRTOS.org/RTOS-Cortex-M3-M4.html
  592. * https://www.FreeRTOS.org/FAQHelp.html */
  593. configASSERT( ucCurrentPriority >= ucMaxSysCallPriority );
  594. }
  595. /* Priority grouping: The interrupt controller (NVIC) allows the bits
  596. * that define each interrupt's priority to be split between bits that
  597. * define the interrupt's pre-emption priority bits and bits that define
  598. * the interrupt's sub-priority. For simplicity all bits must be defined
  599. * to be pre-emption priority bits. The following assertion will fail if
  600. * this is not the case (if some bits represent a sub-priority).
  601. *
  602. * If the application only uses CMSIS libraries for interrupt
  603. * configuration then the correct setting can be achieved on all Cortex-M
  604. * devices by calling NVIC_SetPriorityGrouping( 0 ); before starting the
  605. * scheduler. Note however that some vendor specific peripheral libraries
  606. * assume a non-zero priority group setting, in which cases using a value
  607. * of zero will result in unpredictable behaviour. */
  608. configASSERT( ( portAIRCR_REG & portPRIORITY_GROUP_MASK ) <= ulMaxPRIGROUPValue );
  609. }
  610. #endif /* configASSERT_DEFINED */