portmacro.h 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245
  1. /*
  2. * FreeRTOS Kernel V10.4.6
  3. * Copyright (C) 2021 Amazon.com, Inc. or its affiliates. All Rights Reserved.
  4. *
  5. * SPDX-License-Identifier: MIT
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy of
  8. * this software and associated documentation files (the "Software"), to deal in
  9. * the Software without restriction, including without limitation the rights to
  10. * use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of
  11. * the Software, and to permit persons to whom the Software is furnished to do so,
  12. * subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in all
  15. * copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS
  19. * FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR
  20. * COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER
  21. * IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  22. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * https://www.FreeRTOS.org
  25. * https://github.com/FreeRTOS
  26. *
  27. */
  28. #ifndef PORTMACRO_H
  29. #define PORTMACRO_H
  30. #ifdef __cplusplus
  31. extern "C" {
  32. #endif
  33. /*-----------------------------------------------------------
  34. * Port specific definitions.
  35. *
  36. * The settings in this file configure FreeRTOS correctly for the
  37. * given hardware and compiler.
  38. *
  39. * These settings should not be altered.
  40. *-----------------------------------------------------------
  41. */
  42. /* Type definitions. */
  43. #define portCHAR char
  44. #define portFLOAT float
  45. #define portDOUBLE double
  46. #define portLONG long
  47. #define portSHORT short
  48. #define portSTACK_TYPE uint32_t
  49. #define portBASE_TYPE long
  50. typedef portSTACK_TYPE StackType_t;
  51. typedef long BaseType_t;
  52. typedef unsigned long UBaseType_t;
  53. #if ( configUSE_16_BIT_TICKS == 1 )
  54. typedef uint16_t TickType_t;
  55. #define portMAX_DELAY ( TickType_t ) 0xffff
  56. #else
  57. typedef uint32_t TickType_t;
  58. #define portMAX_DELAY ( TickType_t ) 0xffffffffUL
  59. /* 32-bit tick type on a 32-bit architecture, so reads of the tick count do
  60. * not need to be guarded with a critical section. */
  61. #define portTICK_TYPE_IS_ATOMIC 1
  62. #endif
  63. /*-----------------------------------------------------------*/
  64. /* Architecture specifics. */
  65. #define portSTACK_GROWTH ( -1 )
  66. #define portTICK_PERIOD_MS ( ( TickType_t ) 1000 / configTICK_RATE_HZ )
  67. #define portBYTE_ALIGNMENT 8
  68. #define portDONT_DISCARD __attribute__( ( used ) )
  69. /*-----------------------------------------------------------*/
  70. /* Scheduler utilities. */
  71. #define portYIELD() \
  72. { \
  73. /* Set a PendSV to request a context switch. */ \
  74. portNVIC_INT_CTRL_REG = portNVIC_PENDSVSET_BIT; \
  75. \
  76. /* Barriers are normally not required but do ensure the code is completely \
  77. * within the specified behaviour for the architecture. */ \
  78. __asm volatile ( "dsb" ::: "memory" ); \
  79. __asm volatile ( "isb" ); \
  80. }
  81. #define portNVIC_INT_CTRL_REG ( *( ( volatile uint32_t * ) 0xe000ed04 ) )
  82. #define portNVIC_PENDSVSET_BIT ( 1UL << 28UL )
  83. #define portEND_SWITCHING_ISR( xSwitchRequired ) do { if( xSwitchRequired != pdFALSE ) portYIELD(); } while( 0 )
  84. #define portYIELD_FROM_ISR( x ) portEND_SWITCHING_ISR( x )
  85. /*-----------------------------------------------------------*/
  86. /* Critical section management. */
  87. extern void vPortEnterCritical( void );
  88. extern void vPortExitCritical( void );
  89. #define portSET_INTERRUPT_MASK_FROM_ISR() ulPortRaiseBASEPRI()
  90. #define portCLEAR_INTERRUPT_MASK_FROM_ISR( x ) vPortSetBASEPRI( x )
  91. #define portDISABLE_INTERRUPTS() vPortRaiseBASEPRI()
  92. #define portENABLE_INTERRUPTS() vPortSetBASEPRI( 0 )
  93. #define portENTER_CRITICAL() vPortEnterCritical()
  94. #define portEXIT_CRITICAL() vPortExitCritical()
  95. /*-----------------------------------------------------------*/
  96. /* Task function macros as described on the FreeRTOS.org WEB site. These are
  97. * not necessary for to use this port. They are defined so the common demo files
  98. * (which build with all the ports) will build. */
  99. #define portTASK_FUNCTION_PROTO( vFunction, pvParameters ) void vFunction( void * pvParameters )
  100. #define portTASK_FUNCTION( vFunction, pvParameters ) void vFunction( void * pvParameters )
  101. /*-----------------------------------------------------------*/
  102. /* Tickless idle/low power functionality. */
  103. #ifndef portSUPPRESS_TICKS_AND_SLEEP
  104. extern void vPortSuppressTicksAndSleep( TickType_t xExpectedIdleTime );
  105. #define portSUPPRESS_TICKS_AND_SLEEP( xExpectedIdleTime ) vPortSuppressTicksAndSleep( xExpectedIdleTime )
  106. #endif
  107. /*-----------------------------------------------------------*/
  108. /* Architecture specific optimisations. */
  109. #ifndef configUSE_PORT_OPTIMISED_TASK_SELECTION
  110. #define configUSE_PORT_OPTIMISED_TASK_SELECTION 1
  111. #endif
  112. #if configUSE_PORT_OPTIMISED_TASK_SELECTION == 1
  113. /* Generic helper function. */
  114. __attribute__( ( always_inline ) ) static inline uint8_t ucPortCountLeadingZeros( uint32_t ulBitmap )
  115. {
  116. uint8_t ucReturn;
  117. __asm volatile ( "clz %0, %1" : "=r" ( ucReturn ) : "r" ( ulBitmap ) : "memory" );
  118. return ucReturn;
  119. }
  120. /* Check the configuration. */
  121. #if ( configMAX_PRIORITIES > 32 )
  122. #error configUSE_PORT_OPTIMISED_TASK_SELECTION can only be set to 1 when configMAX_PRIORITIES is less than or equal to 32. It is very rare that a system requires more than 10 to 15 difference priorities as tasks that share a priority will time slice.
  123. #endif
  124. /* Store/clear the ready priorities in a bit map. */
  125. #define portRECORD_READY_PRIORITY( uxPriority, uxReadyPriorities ) ( uxReadyPriorities ) |= ( 1UL << ( uxPriority ) )
  126. #define portRESET_READY_PRIORITY( uxPriority, uxReadyPriorities ) ( uxReadyPriorities ) &= ~( 1UL << ( uxPriority ) )
  127. /*-----------------------------------------------------------*/
  128. #define portGET_HIGHEST_PRIORITY( uxTopPriority, uxReadyPriorities ) uxTopPriority = ( 31UL - ( uint32_t ) ucPortCountLeadingZeros( ( uxReadyPriorities ) ) )
  129. #endif /* configUSE_PORT_OPTIMISED_TASK_SELECTION */
  130. /*-----------------------------------------------------------*/
  131. #ifdef configASSERT
  132. void vPortValidateInterruptPriority( void );
  133. #define portASSERT_IF_INTERRUPT_PRIORITY_INVALID() vPortValidateInterruptPriority()
  134. #endif
  135. /* portNOP() is not required by this port. */
  136. #define portNOP()
  137. #define portINLINE __inline
  138. #ifndef portFORCE_INLINE
  139. #define portFORCE_INLINE inline __attribute__( ( always_inline ) )
  140. #endif
  141. portFORCE_INLINE static BaseType_t xPortIsInsideInterrupt( void )
  142. {
  143. uint32_t ulCurrentInterrupt;
  144. BaseType_t xReturn;
  145. /* Obtain the number of the currently executing interrupt. */
  146. __asm volatile ( "mrs %0, ipsr" : "=r" ( ulCurrentInterrupt )::"memory" );
  147. if( ulCurrentInterrupt == 0 )
  148. {
  149. xReturn = pdFALSE;
  150. }
  151. else
  152. {
  153. xReturn = pdTRUE;
  154. }
  155. return xReturn;
  156. }
  157. /*-----------------------------------------------------------*/
  158. portFORCE_INLINE static void vPortRaiseBASEPRI( void )
  159. {
  160. uint32_t ulNewBASEPRI;
  161. __asm volatile
  162. (
  163. " mov %0, %1 \n"\
  164. " msr basepri, %0 \n"\
  165. " isb \n"\
  166. " dsb \n"\
  167. : "=r" ( ulNewBASEPRI ) : "i" ( configMAX_SYSCALL_INTERRUPT_PRIORITY ) : "memory"
  168. );
  169. }
  170. /*-----------------------------------------------------------*/
  171. portFORCE_INLINE static uint32_t ulPortRaiseBASEPRI( void )
  172. {
  173. uint32_t ulOriginalBASEPRI, ulNewBASEPRI;
  174. __asm volatile
  175. (
  176. " mrs %0, basepri \n"\
  177. " mov %1, %2 \n"\
  178. " msr basepri, %1 \n"\
  179. " isb \n"\
  180. " dsb \n"\
  181. : "=r" ( ulOriginalBASEPRI ), "=r" ( ulNewBASEPRI ) : "i" ( configMAX_SYSCALL_INTERRUPT_PRIORITY ) : "memory"
  182. );
  183. /* This return will not be reached but is necessary to prevent compiler
  184. * warnings. */
  185. return ulOriginalBASEPRI;
  186. }
  187. /*-----------------------------------------------------------*/
  188. portFORCE_INLINE static void vPortSetBASEPRI( uint32_t ulNewMaskValue )
  189. {
  190. __asm volatile
  191. (
  192. " msr basepri, %0 "::"r" ( ulNewMaskValue ) : "memory"
  193. );
  194. }
  195. /*-----------------------------------------------------------*/
  196. #define portMEMORY_BARRIER() __asm volatile ( "" ::: "memory" )
  197. #ifdef __cplusplus
  198. }
  199. #endif
  200. #endif /* PORTMACRO_H */