portmacro.h 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195
  1. /*
  2. * FreeRTOS Kernel V10.4.6
  3. * Copyright (C) 2021 Amazon.com, Inc. or its affiliates. All Rights Reserved.
  4. *
  5. * SPDX-License-Identifier: MIT
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy of
  8. * this software and associated documentation files (the "Software"), to deal in
  9. * the Software without restriction, including without limitation the rights to
  10. * use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of
  11. * the Software, and to permit persons to whom the Software is furnished to do so,
  12. * subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in all
  15. * copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS
  19. * FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR
  20. * COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER
  21. * IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  22. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * https://www.FreeRTOS.org
  25. * https://github.com/FreeRTOS
  26. *
  27. */
  28. #ifndef PORTMACRO_H
  29. #define PORTMACRO_H
  30. #ifdef __cplusplus
  31. extern "C" {
  32. #endif
  33. /*-----------------------------------------------------------
  34. * Port specific definitions.
  35. *
  36. * The settings in this file configure FreeRTOS correctly for the given hardware
  37. * and compiler.
  38. *
  39. * These settings should not be altered.
  40. *-----------------------------------------------------------
  41. */
  42. /* Type definitions. */
  43. #define portCHAR char
  44. #define portFLOAT float
  45. #define portDOUBLE double
  46. #define portLONG long
  47. #define portSHORT short
  48. #define portSTACK_TYPE uint32_t
  49. #define portBASE_TYPE long
  50. typedef portSTACK_TYPE StackType_t;
  51. typedef long BaseType_t;
  52. typedef unsigned long UBaseType_t;
  53. typedef uint32_t TickType_t;
  54. #define portMAX_DELAY ( TickType_t ) 0xffffffffUL
  55. /*-----------------------------------------------------------*/
  56. /* Hardware specifics. */
  57. #define portSTACK_GROWTH ( -1 )
  58. #define portTICK_PERIOD_MS ( ( TickType_t ) 1000 / configTICK_RATE_HZ )
  59. #define portBYTE_ALIGNMENT 8
  60. /*-----------------------------------------------------------*/
  61. /* Task utilities. */
  62. /* Called at the end of an ISR that can cause a context switch. */
  63. #define portEND_SWITCHING_ISR( xSwitchRequired ) \
  64. { \
  65. extern uint32_t ulPortYieldRequired; \
  66. \
  67. if( xSwitchRequired != pdFALSE ) \
  68. { \
  69. ulPortYieldRequired = pdTRUE; \
  70. } \
  71. }
  72. #define portYIELD_FROM_ISR( x ) portEND_SWITCHING_ISR( x )
  73. #define portYIELD() __asm volatile ( "SWI 0" ::: "memory" );
  74. /*-----------------------------------------------------------
  75. * Critical section control
  76. *----------------------------------------------------------*/
  77. extern void vPortEnterCritical( void );
  78. extern void vPortExitCritical( void );
  79. extern uint32_t ulPortSetInterruptMask( void );
  80. extern void vPortClearInterruptMask( uint32_t ulNewMaskValue );
  81. extern void vPortInstallFreeRTOSVectorTable( void );
  82. /* These macros do not globally disable/enable interrupts. They do mask off
  83. * interrupts that have a priority below configMAX_API_CALL_INTERRUPT_PRIORITY. */
  84. #define portENTER_CRITICAL() vPortEnterCritical();
  85. #define portEXIT_CRITICAL() vPortExitCritical();
  86. #define portDISABLE_INTERRUPTS() ulPortSetInterruptMask()
  87. #define portENABLE_INTERRUPTS() vPortClearInterruptMask( 0 )
  88. #define portSET_INTERRUPT_MASK_FROM_ISR() ulPortSetInterruptMask()
  89. #define portCLEAR_INTERRUPT_MASK_FROM_ISR( x ) vPortClearInterruptMask( x )
  90. /*-----------------------------------------------------------*/
  91. /* Task function macros as described on the FreeRTOS.org WEB site. These are
  92. * not required for this port but included in case common demo code that uses these
  93. * macros is used. */
  94. #define portTASK_FUNCTION_PROTO( vFunction, pvParameters ) void vFunction( void * pvParameters )
  95. #define portTASK_FUNCTION( vFunction, pvParameters ) void vFunction( void * pvParameters )
  96. /* Prototype of the FreeRTOS tick handler. This must be installed as the
  97. * handler for whichever peripheral is used to generate the RTOS tick. */
  98. void FreeRTOS_Tick_Handler( void );
  99. /* Any task that uses the floating point unit MUST call vPortTaskUsesFPU()
  100. * before any floating point instructions are executed. */
  101. void vPortTaskUsesFPU( void );
  102. #define portTASK_USES_FLOATING_POINT() vPortTaskUsesFPU()
  103. #define portLOWEST_INTERRUPT_PRIORITY ( ( ( uint32_t ) configUNIQUE_INTERRUPT_PRIORITIES ) - 1UL )
  104. #define portLOWEST_USABLE_INTERRUPT_PRIORITY ( portLOWEST_INTERRUPT_PRIORITY - 1UL )
  105. /* Architecture specific optimisations. */
  106. #ifndef configUSE_PORT_OPTIMISED_TASK_SELECTION
  107. #define configUSE_PORT_OPTIMISED_TASK_SELECTION 1
  108. #endif
  109. #if configUSE_PORT_OPTIMISED_TASK_SELECTION == 1
  110. /* Store/clear the ready priorities in a bit map. */
  111. #define portRECORD_READY_PRIORITY( uxPriority, uxReadyPriorities ) ( uxReadyPriorities ) |= ( 1UL << ( uxPriority ) )
  112. #define portRESET_READY_PRIORITY( uxPriority, uxReadyPriorities ) ( uxReadyPriorities ) &= ~( 1UL << ( uxPriority ) )
  113. /*-----------------------------------------------------------*/
  114. #define portGET_HIGHEST_PRIORITY( uxTopPriority, uxReadyPriorities ) uxTopPriority = ( 31 - __builtin_clz( uxReadyPriorities ) )
  115. #endif /* configUSE_PORT_OPTIMISED_TASK_SELECTION */
  116. #ifdef configASSERT
  117. void vPortValidateInterruptPriority( void );
  118. #define portASSERT_IF_INTERRUPT_PRIORITY_INVALID() vPortValidateInterruptPriority()
  119. #endif /* configASSERT */
  120. #define portNOP() __asm volatile ( "NOP" )
  121. #ifdef __cplusplus
  122. } /* extern C */
  123. #endif
  124. /* The number of bits to shift for an interrupt priority is dependent on the
  125. * number of bits implemented by the interrupt controller. */
  126. #if configUNIQUE_INTERRUPT_PRIORITIES == 16
  127. #define portPRIORITY_SHIFT 4
  128. #define portMAX_BINARY_POINT_VALUE 3
  129. #elif configUNIQUE_INTERRUPT_PRIORITIES == 32
  130. #define portPRIORITY_SHIFT 3
  131. #define portMAX_BINARY_POINT_VALUE 2
  132. #elif configUNIQUE_INTERRUPT_PRIORITIES == 64
  133. #define portPRIORITY_SHIFT 2
  134. #define portMAX_BINARY_POINT_VALUE 1
  135. #elif configUNIQUE_INTERRUPT_PRIORITIES == 128
  136. #define portPRIORITY_SHIFT 1
  137. #define portMAX_BINARY_POINT_VALUE 0
  138. #elif configUNIQUE_INTERRUPT_PRIORITIES == 256
  139. #define portPRIORITY_SHIFT 0
  140. #define portMAX_BINARY_POINT_VALUE 0
  141. #else /* if configUNIQUE_INTERRUPT_PRIORITIES == 16 */
  142. #error Invalid configUNIQUE_INTERRUPT_PRIORITIES setting. configUNIQUE_INTERRUPT_PRIORITIES must be set to the number of unique priorities implemented by the target hardware
  143. #endif /* if configUNIQUE_INTERRUPT_PRIORITIES == 16 */
  144. /* Interrupt controller access addresses. */
  145. #define portICCPMR_PRIORITY_MASK_OFFSET ( 0x04 )
  146. #define portICCIAR_INTERRUPT_ACKNOWLEDGE_OFFSET ( 0x0C )
  147. #define portICCEOIR_END_OF_INTERRUPT_OFFSET ( 0x10 )
  148. #define portICCBPR_BINARY_POINT_OFFSET ( 0x08 )
  149. #define portICCRPR_RUNNING_PRIORITY_OFFSET ( 0x14 )
  150. #define portINTERRUPT_CONTROLLER_CPU_INTERFACE_ADDRESS ( configINTERRUPT_CONTROLLER_BASE_ADDRESS + configINTERRUPT_CONTROLLER_CPU_INTERFACE_OFFSET )
  151. #define portICCPMR_PRIORITY_MASK_REGISTER ( *( ( volatile uint32_t * ) ( portINTERRUPT_CONTROLLER_CPU_INTERFACE_ADDRESS + portICCPMR_PRIORITY_MASK_OFFSET ) ) )
  152. #define portICCIAR_INTERRUPT_ACKNOWLEDGE_REGISTER_ADDRESS ( portINTERRUPT_CONTROLLER_CPU_INTERFACE_ADDRESS + portICCIAR_INTERRUPT_ACKNOWLEDGE_OFFSET )
  153. #define portICCEOIR_END_OF_INTERRUPT_REGISTER_ADDRESS ( portINTERRUPT_CONTROLLER_CPU_INTERFACE_ADDRESS + portICCEOIR_END_OF_INTERRUPT_OFFSET )
  154. #define portICCPMR_PRIORITY_MASK_REGISTER_ADDRESS ( portINTERRUPT_CONTROLLER_CPU_INTERFACE_ADDRESS + portICCPMR_PRIORITY_MASK_OFFSET )
  155. #define portICCBPR_BINARY_POINT_REGISTER ( *( ( const volatile uint32_t * ) ( portINTERRUPT_CONTROLLER_CPU_INTERFACE_ADDRESS + portICCBPR_BINARY_POINT_OFFSET ) ) )
  156. #define portICCRPR_RUNNING_PRIORITY_REGISTER ( *( ( const volatile uint32_t * ) ( portINTERRUPT_CONTROLLER_CPU_INTERFACE_ADDRESS + portICCRPR_RUNNING_PRIORITY_OFFSET ) ) )
  157. #define portMEMORY_BARRIER() __asm volatile ( "" ::: "memory" )
  158. #endif /* PORTMACRO_H */