port.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647
  1. /*
  2. * FreeRTOS Kernel V10.4.6
  3. * Copyright (C) 2021 Amazon.com, Inc. or its affiliates. All Rights Reserved.
  4. *
  5. * SPDX-License-Identifier: MIT
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy of
  8. * this software and associated documentation files (the "Software"), to deal in
  9. * the Software without restriction, including without limitation the rights to
  10. * use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of
  11. * the Software, and to permit persons to whom the Software is furnished to do so,
  12. * subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in all
  15. * copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS
  19. * FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR
  20. * COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER
  21. * IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  22. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * https://www.FreeRTOS.org
  25. * https://github.com/FreeRTOS
  26. *
  27. */
  28. /*-----------------------------------------------------------
  29. * Implementation of functions defined in portable.h for the ARM CM4F port.
  30. *----------------------------------------------------------*/
  31. /* IAR includes. */
  32. #include <intrinsics.h>
  33. /* Scheduler includes. */
  34. #include "FreeRTOS.h"
  35. #include "task.h"
  36. #ifndef __ARMVFP__
  37. #error This port can only be used when the project options are configured to enable hardware floating point support.
  38. #endif
  39. #if ( configMAX_SYSCALL_INTERRUPT_PRIORITY == 0 )
  40. #error configMAX_SYSCALL_INTERRUPT_PRIORITY must not be set to 0. See http: /*www.FreeRTOS.org/RTOS-Cortex-M3-M4.html */
  41. #endif
  42. #ifndef configSYSTICK_CLOCK_HZ
  43. #define configSYSTICK_CLOCK_HZ configCPU_CLOCK_HZ
  44. /* Ensure the SysTick is clocked at the same frequency as the core. */
  45. #define portNVIC_SYSTICK_CLK_BIT ( 1UL << 2UL )
  46. #else
  47. /* The way the SysTick is clocked is not modified in case it is not the same
  48. * as the core. */
  49. #define portNVIC_SYSTICK_CLK_BIT ( 0 )
  50. #endif
  51. /* Constants required to manipulate the core. Registers first... */
  52. #define portNVIC_SYSTICK_CTRL_REG ( *( ( volatile uint32_t * ) 0xe000e010 ) )
  53. #define portNVIC_SYSTICK_LOAD_REG ( *( ( volatile uint32_t * ) 0xe000e014 ) )
  54. #define portNVIC_SYSTICK_CURRENT_VALUE_REG ( *( ( volatile uint32_t * ) 0xe000e018 ) )
  55. #define portNVIC_SHPR3_REG ( *( ( volatile uint32_t * ) 0xe000ed20 ) )
  56. /* ...then bits in the registers. */
  57. #define portNVIC_SYSTICK_INT_BIT ( 1UL << 1UL )
  58. #define portNVIC_SYSTICK_ENABLE_BIT ( 1UL << 0UL )
  59. #define portNVIC_SYSTICK_COUNT_FLAG_BIT ( 1UL << 16UL )
  60. #define portNVIC_PENDSVCLEAR_BIT ( 1UL << 27UL )
  61. #define portNVIC_PEND_SYSTICK_CLEAR_BIT ( 1UL << 25UL )
  62. /* Constants used to detect a Cortex-M7 r0p1 core, which should use the ARM_CM7
  63. * r0p1 port. */
  64. #define portCPUID ( *( ( volatile uint32_t * ) 0xE000ed00 ) )
  65. #define portCORTEX_M7_r0p1_ID ( 0x410FC271UL )
  66. #define portCORTEX_M7_r0p0_ID ( 0x410FC270UL )
  67. #define portNVIC_PENDSV_PRI ( ( ( uint32_t ) configKERNEL_INTERRUPT_PRIORITY ) << 16UL )
  68. #define portNVIC_SYSTICK_PRI ( ( ( uint32_t ) configKERNEL_INTERRUPT_PRIORITY ) << 24UL )
  69. /* Constants required to check the validity of an interrupt priority. */
  70. #define portFIRST_USER_INTERRUPT_NUMBER ( 16 )
  71. #define portNVIC_IP_REGISTERS_OFFSET_16 ( 0xE000E3F0 )
  72. #define portAIRCR_REG ( *( ( volatile uint32_t * ) 0xE000ED0C ) )
  73. #define portMAX_8_BIT_VALUE ( ( uint8_t ) 0xff )
  74. #define portTOP_BIT_OF_BYTE ( ( uint8_t ) 0x80 )
  75. #define portMAX_PRIGROUP_BITS ( ( uint8_t ) 7 )
  76. #define portPRIORITY_GROUP_MASK ( 0x07UL << 8UL )
  77. #define portPRIGROUP_SHIFT ( 8UL )
  78. /* Masks off all bits but the VECTACTIVE bits in the ICSR register. */
  79. #define portVECTACTIVE_MASK ( 0xFFUL )
  80. /* Constants required to manipulate the VFP. */
  81. #define portFPCCR ( ( volatile uint32_t * ) 0xe000ef34 ) /* Floating point context control register. */
  82. #define portASPEN_AND_LSPEN_BITS ( 0x3UL << 30UL )
  83. /* Constants required to set up the initial stack. */
  84. #define portINITIAL_XPSR ( 0x01000000 )
  85. #define portINITIAL_EXC_RETURN ( 0xfffffffd )
  86. /* The systick is a 24-bit counter. */
  87. #define portMAX_24_BIT_NUMBER ( 0xffffffUL )
  88. /* A fiddle factor to estimate the number of SysTick counts that would have
  89. * occurred while the SysTick counter is stopped during tickless idle
  90. * calculations. */
  91. #define portMISSED_COUNTS_FACTOR ( 45UL )
  92. /* For strict compliance with the Cortex-M spec the task start address should
  93. * have bit-0 clear, as it is loaded into the PC on exit from an ISR. */
  94. #define portSTART_ADDRESS_MASK ( ( StackType_t ) 0xfffffffeUL )
  95. /*
  96. * Setup the timer to generate the tick interrupts. The implementation in this
  97. * file is weak to allow application writers to change the timer used to
  98. * generate the tick interrupt.
  99. */
  100. void vPortSetupTimerInterrupt( void );
  101. /*
  102. * Exception handlers.
  103. */
  104. void xPortSysTickHandler( void );
  105. /*
  106. * Start first task is a separate function so it can be tested in isolation.
  107. */
  108. extern void vPortStartFirstTask( void );
  109. /*
  110. * Turn the VFP on.
  111. */
  112. extern void vPortEnableVFP( void );
  113. /*
  114. * Used to catch tasks that attempt to return from their implementing function.
  115. */
  116. static void prvTaskExitError( void );
  117. /*-----------------------------------------------------------*/
  118. /* Each task maintains its own interrupt status in the critical nesting
  119. * variable. */
  120. static UBaseType_t uxCriticalNesting = 0xaaaaaaaa;
  121. /*
  122. * The number of SysTick increments that make up one tick period.
  123. */
  124. #if ( configUSE_TICKLESS_IDLE == 1 )
  125. static uint32_t ulTimerCountsForOneTick = 0;
  126. #endif /* configUSE_TICKLESS_IDLE */
  127. /*
  128. * The maximum number of tick periods that can be suppressed is limited by the
  129. * 24 bit resolution of the SysTick timer.
  130. */
  131. #if ( configUSE_TICKLESS_IDLE == 1 )
  132. static uint32_t xMaximumPossibleSuppressedTicks = 0;
  133. #endif /* configUSE_TICKLESS_IDLE */
  134. /*
  135. * Compensate for the CPU cycles that pass while the SysTick is stopped (low
  136. * power functionality only.
  137. */
  138. #if ( configUSE_TICKLESS_IDLE == 1 )
  139. static uint32_t ulStoppedTimerCompensation = 0;
  140. #endif /* configUSE_TICKLESS_IDLE */
  141. /*
  142. * Used by the portASSERT_IF_INTERRUPT_PRIORITY_INVALID() macro to ensure
  143. * FreeRTOS API functions are not called from interrupts that have been assigned
  144. * a priority above configMAX_SYSCALL_INTERRUPT_PRIORITY.
  145. */
  146. #if ( configASSERT_DEFINED == 1 )
  147. static uint8_t ucMaxSysCallPriority = 0;
  148. static uint32_t ulMaxPRIGROUPValue = 0;
  149. static const volatile uint8_t * const pcInterruptPriorityRegisters = ( const volatile uint8_t * const ) portNVIC_IP_REGISTERS_OFFSET_16;
  150. #endif /* configASSERT_DEFINED */
  151. /*-----------------------------------------------------------*/
  152. /*
  153. * See header file for description.
  154. */
  155. StackType_t * pxPortInitialiseStack( StackType_t * pxTopOfStack,
  156. TaskFunction_t pxCode,
  157. void * pvParameters )
  158. {
  159. /* Simulate the stack frame as it would be created by a context switch
  160. * interrupt. */
  161. /* Offset added to account for the way the MCU uses the stack on entry/exit
  162. * of interrupts, and to ensure alignment. */
  163. pxTopOfStack--;
  164. *pxTopOfStack = portINITIAL_XPSR; /* xPSR */
  165. pxTopOfStack--;
  166. *pxTopOfStack = ( ( StackType_t ) pxCode ) & portSTART_ADDRESS_MASK; /* PC */
  167. pxTopOfStack--;
  168. *pxTopOfStack = ( StackType_t ) prvTaskExitError; /* LR */
  169. /* Save code space by skipping register initialisation. */
  170. pxTopOfStack -= 5; /* R12, R3, R2 and R1. */
  171. *pxTopOfStack = ( StackType_t ) pvParameters; /* R0 */
  172. /* A save method is being used that requires each task to maintain its
  173. * own exec return value. */
  174. pxTopOfStack--;
  175. *pxTopOfStack = portINITIAL_EXC_RETURN;
  176. pxTopOfStack -= 8; /* R11, R10, R9, R8, R7, R6, R5 and R4. */
  177. return pxTopOfStack;
  178. }
  179. /*-----------------------------------------------------------*/
  180. static void prvTaskExitError( void )
  181. {
  182. /* A function that implements a task must not exit or attempt to return to
  183. * its caller as there is nothing to return to. If a task wants to exit it
  184. * should instead call vTaskDelete( NULL ).
  185. *
  186. * Artificially force an assert() to be triggered if configASSERT() is
  187. * defined, then stop here so application writers can catch the error. */
  188. configASSERT( uxCriticalNesting == ~0UL );
  189. portDISABLE_INTERRUPTS();
  190. for( ; ; )
  191. {
  192. }
  193. }
  194. /*-----------------------------------------------------------*/
  195. /*
  196. * See header file for description.
  197. */
  198. BaseType_t xPortStartScheduler( void )
  199. {
  200. /* configMAX_SYSCALL_INTERRUPT_PRIORITY must not be set to 0.
  201. * See https://www.FreeRTOS.org/RTOS-Cortex-M3-M4.html */
  202. configASSERT( configMAX_SYSCALL_INTERRUPT_PRIORITY );
  203. /* This port can be used on all revisions of the Cortex-M7 core other than
  204. * the r0p1 parts. r0p1 parts should use the port from the
  205. * /source/portable/GCC/ARM_CM7/r0p1 directory. */
  206. configASSERT( portCPUID != portCORTEX_M7_r0p1_ID );
  207. configASSERT( portCPUID != portCORTEX_M7_r0p0_ID );
  208. #if ( configASSERT_DEFINED == 1 )
  209. {
  210. volatile uint32_t ulOriginalPriority;
  211. volatile uint8_t * const pucFirstUserPriorityRegister = ( volatile uint8_t * const ) ( portNVIC_IP_REGISTERS_OFFSET_16 + portFIRST_USER_INTERRUPT_NUMBER );
  212. volatile uint8_t ucMaxPriorityValue;
  213. /* Determine the maximum priority from which ISR safe FreeRTOS API
  214. * functions can be called. ISR safe functions are those that end in
  215. * "FromISR". FreeRTOS maintains separate thread and ISR API functions to
  216. * ensure interrupt entry is as fast and simple as possible.
  217. *
  218. * Save the interrupt priority value that is about to be clobbered. */
  219. ulOriginalPriority = *pucFirstUserPriorityRegister;
  220. /* Determine the number of priority bits available. First write to all
  221. * possible bits. */
  222. *pucFirstUserPriorityRegister = portMAX_8_BIT_VALUE;
  223. /* Read the value back to see how many bits stuck. */
  224. ucMaxPriorityValue = *pucFirstUserPriorityRegister;
  225. /* Use the same mask on the maximum system call priority. */
  226. ucMaxSysCallPriority = configMAX_SYSCALL_INTERRUPT_PRIORITY & ucMaxPriorityValue;
  227. /* Calculate the maximum acceptable priority group value for the number
  228. * of bits read back. */
  229. ulMaxPRIGROUPValue = portMAX_PRIGROUP_BITS;
  230. while( ( ucMaxPriorityValue & portTOP_BIT_OF_BYTE ) == portTOP_BIT_OF_BYTE )
  231. {
  232. ulMaxPRIGROUPValue--;
  233. ucMaxPriorityValue <<= ( uint8_t ) 0x01;
  234. }
  235. #ifdef __NVIC_PRIO_BITS
  236. {
  237. /* Check the CMSIS configuration that defines the number of
  238. * priority bits matches the number of priority bits actually queried
  239. * from the hardware. */
  240. configASSERT( ( portMAX_PRIGROUP_BITS - ulMaxPRIGROUPValue ) == __NVIC_PRIO_BITS );
  241. }
  242. #endif
  243. #ifdef configPRIO_BITS
  244. {
  245. /* Check the FreeRTOS configuration that defines the number of
  246. * priority bits matches the number of priority bits actually queried
  247. * from the hardware. */
  248. configASSERT( ( portMAX_PRIGROUP_BITS - ulMaxPRIGROUPValue ) == configPRIO_BITS );
  249. }
  250. #endif
  251. /* Shift the priority group value back to its position within the AIRCR
  252. * register. */
  253. ulMaxPRIGROUPValue <<= portPRIGROUP_SHIFT;
  254. ulMaxPRIGROUPValue &= portPRIORITY_GROUP_MASK;
  255. /* Restore the clobbered interrupt priority register to its original
  256. * value. */
  257. *pucFirstUserPriorityRegister = ulOriginalPriority;
  258. }
  259. #endif /* configASSERT_DEFINED */
  260. /* Make PendSV and SysTick the lowest priority interrupts. */
  261. portNVIC_SHPR3_REG |= portNVIC_PENDSV_PRI;
  262. portNVIC_SHPR3_REG |= portNVIC_SYSTICK_PRI;
  263. /* Start the timer that generates the tick ISR. Interrupts are disabled
  264. * here already. */
  265. vPortSetupTimerInterrupt();
  266. /* Initialise the critical nesting count ready for the first task. */
  267. uxCriticalNesting = 0;
  268. /* Ensure the VFP is enabled - it should be anyway. */
  269. vPortEnableVFP();
  270. /* Lazy save always. */
  271. *( portFPCCR ) |= portASPEN_AND_LSPEN_BITS;
  272. /* Start the first task. */
  273. vPortStartFirstTask();
  274. /* Should not get here! */
  275. return 0;
  276. }
  277. /*-----------------------------------------------------------*/
  278. void vPortEndScheduler( void )
  279. {
  280. /* Not implemented in ports where there is nothing to return to.
  281. * Artificially force an assert. */
  282. configASSERT( uxCriticalNesting == 1000UL );
  283. }
  284. /*-----------------------------------------------------------*/
  285. void vPortEnterCritical( void )
  286. {
  287. portDISABLE_INTERRUPTS();
  288. uxCriticalNesting++;
  289. /* This is not the interrupt safe version of the enter critical function so
  290. * assert() if it is being called from an interrupt context. Only API
  291. * functions that end in "FromISR" can be used in an interrupt. Only assert if
  292. * the critical nesting count is 1 to protect against recursive calls if the
  293. * assert function also uses a critical section. */
  294. if( uxCriticalNesting == 1 )
  295. {
  296. configASSERT( ( portNVIC_INT_CTRL_REG & portVECTACTIVE_MASK ) == 0 );
  297. }
  298. }
  299. /*-----------------------------------------------------------*/
  300. void vPortExitCritical( void )
  301. {
  302. configASSERT( uxCriticalNesting );
  303. uxCriticalNesting--;
  304. if( uxCriticalNesting == 0 )
  305. {
  306. portENABLE_INTERRUPTS();
  307. }
  308. }
  309. /*-----------------------------------------------------------*/
  310. void xPortSysTickHandler( void )
  311. {
  312. /* The SysTick runs at the lowest interrupt priority, so when this interrupt
  313. * executes all interrupts must be unmasked. There is therefore no need to
  314. * save and then restore the interrupt mask value as its value is already
  315. * known. */
  316. portDISABLE_INTERRUPTS();
  317. {
  318. /* Increment the RTOS tick. */
  319. if( xTaskIncrementTick() != pdFALSE )
  320. {
  321. /* A context switch is required. Context switching is performed in
  322. * the PendSV interrupt. Pend the PendSV interrupt. */
  323. portNVIC_INT_CTRL_REG = portNVIC_PENDSVSET_BIT;
  324. }
  325. }
  326. portENABLE_INTERRUPTS();
  327. }
  328. /*-----------------------------------------------------------*/
  329. #if ( configUSE_TICKLESS_IDLE == 1 )
  330. __weak void vPortSuppressTicksAndSleep( TickType_t xExpectedIdleTime )
  331. {
  332. uint32_t ulReloadValue, ulCompleteTickPeriods, ulCompletedSysTickDecrements;
  333. TickType_t xModifiableIdleTime;
  334. /* Make sure the SysTick reload value does not overflow the counter. */
  335. if( xExpectedIdleTime > xMaximumPossibleSuppressedTicks )
  336. {
  337. xExpectedIdleTime = xMaximumPossibleSuppressedTicks;
  338. }
  339. /* Stop the SysTick momentarily. The time the SysTick is stopped for
  340. * is accounted for as best it can be, but using the tickless mode will
  341. * inevitably result in some tiny drift of the time maintained by the
  342. * kernel with respect to calendar time. */
  343. portNVIC_SYSTICK_CTRL_REG &= ~portNVIC_SYSTICK_ENABLE_BIT;
  344. /* Calculate the reload value required to wait xExpectedIdleTime
  345. * tick periods. -1 is used because this code will execute part way
  346. * through one of the tick periods. */
  347. ulReloadValue = portNVIC_SYSTICK_CURRENT_VALUE_REG + ( ulTimerCountsForOneTick * ( xExpectedIdleTime - 1UL ) );
  348. if( ulReloadValue > ulStoppedTimerCompensation )
  349. {
  350. ulReloadValue -= ulStoppedTimerCompensation;
  351. }
  352. /* Enter a critical section but don't use the taskENTER_CRITICAL()
  353. * method as that will mask interrupts that should exit sleep mode. */
  354. __disable_interrupt();
  355. __DSB();
  356. __ISB();
  357. /* If a context switch is pending or a task is waiting for the scheduler
  358. * to be unsuspended then abandon the low power entry. */
  359. if( eTaskConfirmSleepModeStatus() == eAbortSleep )
  360. {
  361. /* Restart from whatever is left in the count register to complete
  362. * this tick period. */
  363. portNVIC_SYSTICK_LOAD_REG = portNVIC_SYSTICK_CURRENT_VALUE_REG;
  364. /* Restart SysTick. */
  365. portNVIC_SYSTICK_CTRL_REG |= portNVIC_SYSTICK_ENABLE_BIT;
  366. /* Reset the reload register to the value required for normal tick
  367. * periods. */
  368. portNVIC_SYSTICK_LOAD_REG = ulTimerCountsForOneTick - 1UL;
  369. /* Re-enable interrupts - see comments above __disable_interrupt()
  370. * call above. */
  371. __enable_interrupt();
  372. }
  373. else
  374. {
  375. /* Set the new reload value. */
  376. portNVIC_SYSTICK_LOAD_REG = ulReloadValue;
  377. /* Clear the SysTick count flag and set the count value back to
  378. * zero. */
  379. portNVIC_SYSTICK_CURRENT_VALUE_REG = 0UL;
  380. /* Restart SysTick. */
  381. portNVIC_SYSTICK_CTRL_REG |= portNVIC_SYSTICK_ENABLE_BIT;
  382. /* Sleep until something happens. configPRE_SLEEP_PROCESSING() can
  383. * set its parameter to 0 to indicate that its implementation contains
  384. * its own wait for interrupt or wait for event instruction, and so wfi
  385. * should not be executed again. However, the original expected idle
  386. * time variable must remain unmodified, so a copy is taken. */
  387. xModifiableIdleTime = xExpectedIdleTime;
  388. configPRE_SLEEP_PROCESSING( xModifiableIdleTime );
  389. if( xModifiableIdleTime > 0 )
  390. {
  391. __DSB();
  392. __WFI();
  393. __ISB();
  394. }
  395. configPOST_SLEEP_PROCESSING( xExpectedIdleTime );
  396. /* Re-enable interrupts to allow the interrupt that brought the MCU
  397. * out of sleep mode to execute immediately. see comments above
  398. * __disable_interrupt() call above. */
  399. __enable_interrupt();
  400. __DSB();
  401. __ISB();
  402. /* Disable interrupts again because the clock is about to be stopped
  403. * and interrupts that execute while the clock is stopped will increase
  404. * any slippage between the time maintained by the RTOS and calendar
  405. * time. */
  406. __disable_interrupt();
  407. __DSB();
  408. __ISB();
  409. /* Disable the SysTick clock without reading the
  410. * portNVIC_SYSTICK_CTRL_REG register to ensure the
  411. * portNVIC_SYSTICK_COUNT_FLAG_BIT is not cleared if it is set. Again,
  412. * the time the SysTick is stopped for is accounted for as best it can
  413. * be, but using the tickless mode will inevitably result in some tiny
  414. * drift of the time maintained by the kernel with respect to calendar
  415. * time*/
  416. portNVIC_SYSTICK_CTRL_REG = ( portNVIC_SYSTICK_CLK_BIT | portNVIC_SYSTICK_INT_BIT );
  417. /* Determine if the SysTick clock has already counted to zero and
  418. * been set back to the current reload value (the reload back being
  419. * correct for the entire expected idle time) or if the SysTick is yet
  420. * to count to zero (in which case an interrupt other than the SysTick
  421. * must have brought the system out of sleep mode). */
  422. if( ( portNVIC_SYSTICK_CTRL_REG & portNVIC_SYSTICK_COUNT_FLAG_BIT ) != 0 )
  423. {
  424. uint32_t ulCalculatedLoadValue;
  425. /* The tick interrupt is already pending, and the SysTick count
  426. * reloaded with ulReloadValue. Reset the
  427. * portNVIC_SYSTICK_LOAD_REG with whatever remains of this tick
  428. * period. */
  429. ulCalculatedLoadValue = ( ulTimerCountsForOneTick - 1UL ) - ( ulReloadValue - portNVIC_SYSTICK_CURRENT_VALUE_REG );
  430. /* Don't allow a tiny value, or values that have somehow
  431. * underflowed because the post sleep hook did something
  432. * that took too long. */
  433. if( ( ulCalculatedLoadValue < ulStoppedTimerCompensation ) || ( ulCalculatedLoadValue > ulTimerCountsForOneTick ) )
  434. {
  435. ulCalculatedLoadValue = ( ulTimerCountsForOneTick - 1UL );
  436. }
  437. portNVIC_SYSTICK_LOAD_REG = ulCalculatedLoadValue;
  438. /* As the pending tick will be processed as soon as this
  439. * function exits, the tick value maintained by the tick is stepped
  440. * forward by one less than the time spent waiting. */
  441. ulCompleteTickPeriods = xExpectedIdleTime - 1UL;
  442. }
  443. else
  444. {
  445. /* Something other than the tick interrupt ended the sleep.
  446. * Work out how long the sleep lasted rounded to complete tick
  447. * periods (not the ulReload value which accounted for part
  448. * ticks). */
  449. ulCompletedSysTickDecrements = ( xExpectedIdleTime * ulTimerCountsForOneTick ) - portNVIC_SYSTICK_CURRENT_VALUE_REG;
  450. /* How many complete tick periods passed while the processor
  451. * was waiting? */
  452. ulCompleteTickPeriods = ulCompletedSysTickDecrements / ulTimerCountsForOneTick;
  453. /* The reload value is set to whatever fraction of a single tick
  454. * period remains. */
  455. portNVIC_SYSTICK_LOAD_REG = ( ( ulCompleteTickPeriods + 1UL ) * ulTimerCountsForOneTick ) - ulCompletedSysTickDecrements;
  456. }
  457. /* Restart SysTick so it runs from portNVIC_SYSTICK_LOAD_REG
  458. * again, then set portNVIC_SYSTICK_LOAD_REG back to its standard
  459. * value. */
  460. portNVIC_SYSTICK_CURRENT_VALUE_REG = 0UL;
  461. portNVIC_SYSTICK_CTRL_REG |= portNVIC_SYSTICK_ENABLE_BIT;
  462. vTaskStepTick( ulCompleteTickPeriods );
  463. portNVIC_SYSTICK_LOAD_REG = ulTimerCountsForOneTick - 1UL;
  464. /* Exit with interrupts enabled. */
  465. __enable_interrupt();
  466. }
  467. }
  468. #endif /* configUSE_TICKLESS_IDLE */
  469. /*-----------------------------------------------------------*/
  470. /*
  471. * Setup the systick timer to generate the tick interrupts at the required
  472. * frequency.
  473. */
  474. __weak void vPortSetupTimerInterrupt( void )
  475. {
  476. /* Calculate the constants required to configure the tick interrupt. */
  477. #if ( configUSE_TICKLESS_IDLE == 1 )
  478. {
  479. ulTimerCountsForOneTick = ( configSYSTICK_CLOCK_HZ / configTICK_RATE_HZ );
  480. xMaximumPossibleSuppressedTicks = portMAX_24_BIT_NUMBER / ulTimerCountsForOneTick;
  481. ulStoppedTimerCompensation = portMISSED_COUNTS_FACTOR / ( configCPU_CLOCK_HZ / configSYSTICK_CLOCK_HZ );
  482. }
  483. #endif /* configUSE_TICKLESS_IDLE */
  484. /* Stop and clear the SysTick. */
  485. portNVIC_SYSTICK_CTRL_REG = 0UL;
  486. portNVIC_SYSTICK_CURRENT_VALUE_REG = 0UL;
  487. /* Configure SysTick to interrupt at the requested rate. */
  488. portNVIC_SYSTICK_LOAD_REG = ( configSYSTICK_CLOCK_HZ / configTICK_RATE_HZ ) - 1UL;
  489. portNVIC_SYSTICK_CTRL_REG = ( portNVIC_SYSTICK_CLK_BIT | portNVIC_SYSTICK_INT_BIT | portNVIC_SYSTICK_ENABLE_BIT );
  490. }
  491. /*-----------------------------------------------------------*/
  492. #if ( configASSERT_DEFINED == 1 )
  493. void vPortValidateInterruptPriority( void )
  494. {
  495. uint32_t ulCurrentInterrupt;
  496. uint8_t ucCurrentPriority;
  497. /* Obtain the number of the currently executing interrupt. */
  498. __asm volatile ( "mrs %0, ipsr" : "=r" ( ulCurrentInterrupt )::"memory" );
  499. /* Is the interrupt number a user defined interrupt? */
  500. if( ulCurrentInterrupt >= portFIRST_USER_INTERRUPT_NUMBER )
  501. {
  502. /* Look up the interrupt's priority. */
  503. ucCurrentPriority = pcInterruptPriorityRegisters[ ulCurrentInterrupt ];
  504. /* The following assertion will fail if a service routine (ISR) for
  505. * an interrupt that has been assigned a priority above
  506. * configMAX_SYSCALL_INTERRUPT_PRIORITY calls an ISR safe FreeRTOS API
  507. * function. ISR safe FreeRTOS API functions must *only* be called
  508. * from interrupts that have been assigned a priority at or below
  509. * configMAX_SYSCALL_INTERRUPT_PRIORITY.
  510. *
  511. * Numerically low interrupt priority numbers represent logically high
  512. * interrupt priorities, therefore the priority of the interrupt must
  513. * be set to a value equal to or numerically *higher* than
  514. * configMAX_SYSCALL_INTERRUPT_PRIORITY.
  515. *
  516. * Interrupts that use the FreeRTOS API must not be left at their
  517. * default priority of zero as that is the highest possible priority,
  518. * which is guaranteed to be above configMAX_SYSCALL_INTERRUPT_PRIORITY,
  519. * and therefore also guaranteed to be invalid.
  520. *
  521. * FreeRTOS maintains separate thread and ISR API functions to ensure
  522. * interrupt entry is as fast and simple as possible.
  523. *
  524. * The following links provide detailed information:
  525. * https://www.FreeRTOS.org/RTOS-Cortex-M3-M4.html
  526. * https://www.FreeRTOS.org/FAQHelp.html */
  527. configASSERT( ucCurrentPriority >= ucMaxSysCallPriority );
  528. }
  529. /* Priority grouping: The interrupt controller (NVIC) allows the bits
  530. * that define each interrupt's priority to be split between bits that
  531. * define the interrupt's pre-emption priority bits and bits that define
  532. * the interrupt's sub-priority. For simplicity all bits must be defined
  533. * to be pre-emption priority bits. The following assertion will fail if
  534. * this is not the case (if some bits represent a sub-priority).
  535. *
  536. * If the application only uses CMSIS libraries for interrupt
  537. * configuration then the correct setting can be achieved on all Cortex-M
  538. * devices by calling NVIC_SetPriorityGrouping( 0 ); before starting the
  539. * scheduler. Note however that some vendor specific peripheral libraries
  540. * assume a non-zero priority group setting, in which cases using a value
  541. * of zero will result in unpredictable behaviour. */
  542. configASSERT( ( portAIRCR_REG & portPRIORITY_GROUP_MASK ) <= ulMaxPRIGROUPValue );
  543. }
  544. #endif /* configASSERT_DEFINED */