port.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810
  1. /*
  2. * FreeRTOS Kernel V10.4.6
  3. * Copyright (C) 2021 Amazon.com, Inc. or its affiliates. All Rights Reserved.
  4. *
  5. * SPDX-License-Identifier: MIT
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy of
  8. * this software and associated documentation files (the "Software"), to deal in
  9. * the Software without restriction, including without limitation the rights to
  10. * use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of
  11. * the Software, and to permit persons to whom the Software is furnished to do so,
  12. * subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in all
  15. * copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS
  19. * FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR
  20. * COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER
  21. * IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  22. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * https://www.FreeRTOS.org
  25. * https://github.com/FreeRTOS
  26. *
  27. */
  28. /*-----------------------------------------------------------
  29. * Implementation of functions defined in portable.h for the ARM CM4F port.
  30. *----------------------------------------------------------*/
  31. /* Scheduler includes. */
  32. #include "FreeRTOS.h"
  33. #include "task.h"
  34. #ifndef __TARGET_FPU_VFP
  35. #error This port can only be used when the project options are configured to enable hardware floating point support.
  36. #endif
  37. #if configMAX_SYSCALL_INTERRUPT_PRIORITY == 0
  38. #error configMAX_SYSCALL_INTERRUPT_PRIORITY must not be set to 0. See http: /*www.FreeRTOS.org/RTOS-Cortex-M3-M4.html */
  39. #endif
  40. #ifndef configSYSTICK_CLOCK_HZ
  41. #define configSYSTICK_CLOCK_HZ configCPU_CLOCK_HZ
  42. /* Ensure the SysTick is clocked at the same frequency as the core. */
  43. #define portNVIC_SYSTICK_CLK_BIT ( 1UL << 2UL )
  44. #else
  45. /* The way the SysTick is clocked is not modified in case it is not the same
  46. * as the core. */
  47. #define portNVIC_SYSTICK_CLK_BIT ( 0 )
  48. #endif
  49. /* Legacy macro for backward compatibility only. This macro used to be used to
  50. * replace the function that configures the clock used to generate the tick
  51. * interrupt (prvSetupTimerInterrupt()), but now the function is declared weak so
  52. * the application writer can override it by simply defining a function of the
  53. * same name (vApplicationSetupTickInterrupt()). */
  54. #ifndef configOVERRIDE_DEFAULT_TICK_CONFIGURATION
  55. #define configOVERRIDE_DEFAULT_TICK_CONFIGURATION 0
  56. #endif
  57. /* Constants required to manipulate the core. Registers first... */
  58. #define portNVIC_SYSTICK_CTRL_REG ( *( ( volatile uint32_t * ) 0xe000e010 ) )
  59. #define portNVIC_SYSTICK_LOAD_REG ( *( ( volatile uint32_t * ) 0xe000e014 ) )
  60. #define portNVIC_SYSTICK_CURRENT_VALUE_REG ( *( ( volatile uint32_t * ) 0xe000e018 ) )
  61. #define portNVIC_SHPR3_REG ( *( ( volatile uint32_t * ) 0xe000ed20 ) )
  62. /* ...then bits in the registers. */
  63. #define portNVIC_SYSTICK_INT_BIT ( 1UL << 1UL )
  64. #define portNVIC_SYSTICK_ENABLE_BIT ( 1UL << 0UL )
  65. #define portNVIC_SYSTICK_COUNT_FLAG_BIT ( 1UL << 16UL )
  66. #define portNVIC_PENDSVCLEAR_BIT ( 1UL << 27UL )
  67. #define portNVIC_PEND_SYSTICK_CLEAR_BIT ( 1UL << 25UL )
  68. /* Constants used to detect a Cortex-M7 r0p1 core, which should use the ARM_CM7
  69. * r0p1 port. */
  70. #define portCPUID ( *( ( volatile uint32_t * ) 0xE000ed00 ) )
  71. #define portCORTEX_M7_r0p1_ID ( 0x410FC271UL )
  72. #define portCORTEX_M7_r0p0_ID ( 0x410FC270UL )
  73. #define portNVIC_PENDSV_PRI ( ( ( uint32_t ) configKERNEL_INTERRUPT_PRIORITY ) << 16UL )
  74. #define portNVIC_SYSTICK_PRI ( ( ( uint32_t ) configKERNEL_INTERRUPT_PRIORITY ) << 24UL )
  75. /* Constants required to check the validity of an interrupt priority. */
  76. #define portFIRST_USER_INTERRUPT_NUMBER ( 16 )
  77. #define portNVIC_IP_REGISTERS_OFFSET_16 ( 0xE000E3F0 )
  78. #define portAIRCR_REG ( *( ( volatile uint32_t * ) 0xE000ED0C ) )
  79. #define portMAX_8_BIT_VALUE ( ( uint8_t ) 0xff )
  80. #define portTOP_BIT_OF_BYTE ( ( uint8_t ) 0x80 )
  81. #define portMAX_PRIGROUP_BITS ( ( uint8_t ) 7 )
  82. #define portPRIORITY_GROUP_MASK ( 0x07UL << 8UL )
  83. #define portPRIGROUP_SHIFT ( 8UL )
  84. /* Masks off all bits but the VECTACTIVE bits in the ICSR register. */
  85. #define portVECTACTIVE_MASK ( 0xFFUL )
  86. /* Constants required to manipulate the VFP. */
  87. #define portFPCCR ( ( volatile uint32_t * ) 0xe000ef34 ) /* Floating point context control register. */
  88. #define portASPEN_AND_LSPEN_BITS ( 0x3UL << 30UL )
  89. /* Constants required to set up the initial stack. */
  90. #define portINITIAL_XPSR ( 0x01000000 )
  91. #define portINITIAL_EXC_RETURN ( 0xfffffffd )
  92. /* The systick is a 24-bit counter. */
  93. #define portMAX_24_BIT_NUMBER ( 0xffffffUL )
  94. /* A fiddle factor to estimate the number of SysTick counts that would have
  95. * occurred while the SysTick counter is stopped during tickless idle
  96. * calculations. */
  97. #define portMISSED_COUNTS_FACTOR ( 45UL )
  98. /* For strict compliance with the Cortex-M spec the task start address should
  99. * have bit-0 clear, as it is loaded into the PC on exit from an ISR. */
  100. #define portSTART_ADDRESS_MASK ( ( StackType_t ) 0xfffffffeUL )
  101. /*
  102. * Setup the timer to generate the tick interrupts. The implementation in this
  103. * file is weak to allow application writers to change the timer used to
  104. * generate the tick interrupt.
  105. */
  106. void vPortSetupTimerInterrupt( void );
  107. /*
  108. * Exception handlers.
  109. */
  110. void xPortPendSVHandler( void );
  111. void xPortSysTickHandler( void );
  112. void vPortSVCHandler( void );
  113. /*
  114. * Start first task is a separate function so it can be tested in isolation.
  115. */
  116. static void prvStartFirstTask( void );
  117. /*
  118. * Functions defined in portasm.s to enable the VFP.
  119. */
  120. static void prvEnableVFP( void );
  121. /*
  122. * Used to catch tasks that attempt to return from their implementing function.
  123. */
  124. static void prvTaskExitError( void );
  125. /*-----------------------------------------------------------*/
  126. /* Each task maintains its own interrupt status in the critical nesting
  127. * variable. */
  128. static UBaseType_t uxCriticalNesting = 0xaaaaaaaa;
  129. /*
  130. * The number of SysTick increments that make up one tick period.
  131. */
  132. #if ( configUSE_TICKLESS_IDLE == 1 )
  133. static uint32_t ulTimerCountsForOneTick = 0;
  134. #endif /* configUSE_TICKLESS_IDLE */
  135. /*
  136. * The maximum number of tick periods that can be suppressed is limited by the
  137. * 24 bit resolution of the SysTick timer.
  138. */
  139. #if ( configUSE_TICKLESS_IDLE == 1 )
  140. static uint32_t xMaximumPossibleSuppressedTicks = 0;
  141. #endif /* configUSE_TICKLESS_IDLE */
  142. /*
  143. * Compensate for the CPU cycles that pass while the SysTick is stopped (low
  144. * power functionality only.
  145. */
  146. #if ( configUSE_TICKLESS_IDLE == 1 )
  147. static uint32_t ulStoppedTimerCompensation = 0;
  148. #endif /* configUSE_TICKLESS_IDLE */
  149. /*
  150. * Used by the portASSERT_IF_INTERRUPT_PRIORITY_INVALID() macro to ensure
  151. * FreeRTOS API functions are not called from interrupts that have been assigned
  152. * a priority above configMAX_SYSCALL_INTERRUPT_PRIORITY.
  153. */
  154. #if ( configASSERT_DEFINED == 1 )
  155. static uint8_t ucMaxSysCallPriority = 0;
  156. static uint32_t ulMaxPRIGROUPValue = 0;
  157. static const volatile uint8_t * const pcInterruptPriorityRegisters = ( uint8_t * ) portNVIC_IP_REGISTERS_OFFSET_16;
  158. #endif /* configASSERT_DEFINED */
  159. /*-----------------------------------------------------------*/
  160. /*
  161. * See header file for description.
  162. */
  163. StackType_t * pxPortInitialiseStack( StackType_t * pxTopOfStack,
  164. TaskFunction_t pxCode,
  165. void * pvParameters )
  166. {
  167. /* Simulate the stack frame as it would be created by a context switch
  168. * interrupt. */
  169. /* Offset added to account for the way the MCU uses the stack on entry/exit
  170. * of interrupts, and to ensure alignment. */
  171. pxTopOfStack--;
  172. *pxTopOfStack = portINITIAL_XPSR; /* xPSR */
  173. pxTopOfStack--;
  174. *pxTopOfStack = ( ( StackType_t ) pxCode ) & portSTART_ADDRESS_MASK; /* PC */
  175. pxTopOfStack--;
  176. *pxTopOfStack = ( StackType_t ) prvTaskExitError; /* LR */
  177. /* Save code space by skipping register initialisation. */
  178. pxTopOfStack -= 5; /* R12, R3, R2 and R1. */
  179. *pxTopOfStack = ( StackType_t ) pvParameters; /* R0 */
  180. /* A save method is being used that requires each task to maintain its
  181. * own exec return value. */
  182. pxTopOfStack--;
  183. *pxTopOfStack = portINITIAL_EXC_RETURN;
  184. pxTopOfStack -= 8; /* R11, R10, R9, R8, R7, R6, R5 and R4. */
  185. return pxTopOfStack;
  186. }
  187. /*-----------------------------------------------------------*/
  188. static void prvTaskExitError( void )
  189. {
  190. /* A function that implements a task must not exit or attempt to return to
  191. * its caller as there is nothing to return to. If a task wants to exit it
  192. * should instead call vTaskDelete( NULL ).
  193. *
  194. * Artificially force an assert() to be triggered if configASSERT() is
  195. * defined, then stop here so application writers can catch the error. */
  196. configASSERT( uxCriticalNesting == ~0UL );
  197. portDISABLE_INTERRUPTS();
  198. for( ; ; )
  199. {
  200. }
  201. }
  202. /*-----------------------------------------------------------*/
  203. __asm void vPortSVCHandler( void )
  204. {
  205. /* *INDENT-OFF* */
  206. PRESERVE8
  207. /* Get the location of the current TCB. */
  208. ldr r3, =pxCurrentTCB
  209. ldr r1, [ r3 ]
  210. ldr r0, [ r1 ]
  211. /* Pop the core registers. */
  212. ldmia r0!, {r4-r11,r14}
  213. msr psp, r0
  214. isb
  215. mov r0, #0
  216. msr basepri, r0
  217. bx r14
  218. /* *INDENT-ON* */
  219. }
  220. /*-----------------------------------------------------------*/
  221. __asm void prvStartFirstTask( void )
  222. {
  223. /* *INDENT-OFF* */
  224. PRESERVE8
  225. /* Use the NVIC offset register to locate the stack. */
  226. ldr r0, =0xE000ED08
  227. ldr r0, [ r0 ]
  228. ldr r0, [ r0 ]
  229. /* Set the msp back to the start of the stack. */
  230. msr msp, r0
  231. /* Clear the bit that indicates the FPU is in use in case the FPU was used
  232. * before the scheduler was started - which would otherwise result in the
  233. * unnecessary leaving of space in the SVC stack for lazy saving of FPU
  234. * registers. */
  235. mov r0, #0
  236. msr control, r0
  237. /* Globally enable interrupts. */
  238. cpsie i
  239. cpsie f
  240. dsb
  241. isb
  242. /* Call SVC to start the first task. */
  243. svc 0
  244. nop
  245. nop
  246. /* *INDENT-ON* */
  247. }
  248. /*-----------------------------------------------------------*/
  249. __asm void prvEnableVFP( void )
  250. {
  251. /* *INDENT-OFF* */
  252. PRESERVE8
  253. /* The FPU enable bits are in the CPACR. */
  254. ldr.w r0, =0xE000ED88
  255. ldr r1, [ r0 ]
  256. /* Enable CP10 and CP11 coprocessors, then save back. */
  257. orr r1, r1, #( 0xf << 20 )
  258. str r1, [ r0 ]
  259. bx r14
  260. nop
  261. /* *INDENT-ON* */
  262. }
  263. /*-----------------------------------------------------------*/
  264. /*
  265. * See header file for description.
  266. */
  267. BaseType_t xPortStartScheduler( void )
  268. {
  269. /* configMAX_SYSCALL_INTERRUPT_PRIORITY must not be set to 0.
  270. * See https://www.FreeRTOS.org/RTOS-Cortex-M3-M4.html */
  271. configASSERT( configMAX_SYSCALL_INTERRUPT_PRIORITY );
  272. /* This port can be used on all revisions of the Cortex-M7 core other than
  273. * the r0p1 parts. r0p1 parts should use the port from the
  274. * /source/portable/GCC/ARM_CM7/r0p1 directory. */
  275. configASSERT( portCPUID != portCORTEX_M7_r0p1_ID );
  276. configASSERT( portCPUID != portCORTEX_M7_r0p0_ID );
  277. #if ( configASSERT_DEFINED == 1 )
  278. {
  279. volatile uint32_t ulOriginalPriority;
  280. volatile uint8_t * const pucFirstUserPriorityRegister = ( uint8_t * ) ( portNVIC_IP_REGISTERS_OFFSET_16 + portFIRST_USER_INTERRUPT_NUMBER );
  281. volatile uint8_t ucMaxPriorityValue;
  282. /* Determine the maximum priority from which ISR safe FreeRTOS API
  283. * functions can be called. ISR safe functions are those that end in
  284. * "FromISR". FreeRTOS maintains separate thread and ISR API functions to
  285. * ensure interrupt entry is as fast and simple as possible.
  286. *
  287. * Save the interrupt priority value that is about to be clobbered. */
  288. ulOriginalPriority = *pucFirstUserPriorityRegister;
  289. /* Determine the number of priority bits available. First write to all
  290. * possible bits. */
  291. *pucFirstUserPriorityRegister = portMAX_8_BIT_VALUE;
  292. /* Read the value back to see how many bits stuck. */
  293. ucMaxPriorityValue = *pucFirstUserPriorityRegister;
  294. /* The kernel interrupt priority should be set to the lowest
  295. * priority. */
  296. configASSERT( ucMaxPriorityValue == ( configKERNEL_INTERRUPT_PRIORITY & ucMaxPriorityValue ) );
  297. /* Use the same mask on the maximum system call priority. */
  298. ucMaxSysCallPriority = configMAX_SYSCALL_INTERRUPT_PRIORITY & ucMaxPriorityValue;
  299. /* Calculate the maximum acceptable priority group value for the number
  300. * of bits read back. */
  301. ulMaxPRIGROUPValue = portMAX_PRIGROUP_BITS;
  302. while( ( ucMaxPriorityValue & portTOP_BIT_OF_BYTE ) == portTOP_BIT_OF_BYTE )
  303. {
  304. ulMaxPRIGROUPValue--;
  305. ucMaxPriorityValue <<= ( uint8_t ) 0x01;
  306. }
  307. #ifdef __NVIC_PRIO_BITS
  308. {
  309. /* Check the CMSIS configuration that defines the number of
  310. * priority bits matches the number of priority bits actually queried
  311. * from the hardware. */
  312. configASSERT( ( portMAX_PRIGROUP_BITS - ulMaxPRIGROUPValue ) == __NVIC_PRIO_BITS );
  313. }
  314. #endif
  315. #ifdef configPRIO_BITS
  316. {
  317. /* Check the FreeRTOS configuration that defines the number of
  318. * priority bits matches the number of priority bits actually queried
  319. * from the hardware. */
  320. configASSERT( ( portMAX_PRIGROUP_BITS - ulMaxPRIGROUPValue ) == configPRIO_BITS );
  321. }
  322. #endif
  323. /* Shift the priority group value back to its position within the AIRCR
  324. * register. */
  325. ulMaxPRIGROUPValue <<= portPRIGROUP_SHIFT;
  326. ulMaxPRIGROUPValue &= portPRIORITY_GROUP_MASK;
  327. /* Restore the clobbered interrupt priority register to its original
  328. * value. */
  329. *pucFirstUserPriorityRegister = ulOriginalPriority;
  330. }
  331. #endif /* configASSERT_DEFINED */
  332. /* Make PendSV and SysTick the lowest priority interrupts. */
  333. portNVIC_SHPR3_REG |= portNVIC_PENDSV_PRI;
  334. portNVIC_SHPR3_REG |= portNVIC_SYSTICK_PRI;
  335. /* Start the timer that generates the tick ISR. Interrupts are disabled
  336. * here already. */
  337. vPortSetupTimerInterrupt();
  338. /* Initialise the critical nesting count ready for the first task. */
  339. uxCriticalNesting = 0;
  340. /* Ensure the VFP is enabled - it should be anyway. */
  341. prvEnableVFP();
  342. /* Lazy save always. */
  343. *( portFPCCR ) |= portASPEN_AND_LSPEN_BITS;
  344. /* Start the first task. */
  345. prvStartFirstTask();
  346. /* Should not get here! */
  347. return 0;
  348. }
  349. /*-----------------------------------------------------------*/
  350. void vPortEndScheduler( void )
  351. {
  352. /* Not implemented in ports where there is nothing to return to.
  353. * Artificially force an assert. */
  354. configASSERT( uxCriticalNesting == 1000UL );
  355. }
  356. /*-----------------------------------------------------------*/
  357. void vPortEnterCritical( void )
  358. {
  359. portDISABLE_INTERRUPTS();
  360. uxCriticalNesting++;
  361. /* This is not the interrupt safe version of the enter critical function so
  362. * assert() if it is being called from an interrupt context. Only API
  363. * functions that end in "FromISR" can be used in an interrupt. Only assert if
  364. * the critical nesting count is 1 to protect against recursive calls if the
  365. * assert function also uses a critical section. */
  366. if( uxCriticalNesting == 1 )
  367. {
  368. configASSERT( ( portNVIC_INT_CTRL_REG & portVECTACTIVE_MASK ) == 0 );
  369. }
  370. }
  371. /*-----------------------------------------------------------*/
  372. void vPortExitCritical( void )
  373. {
  374. configASSERT( uxCriticalNesting );
  375. uxCriticalNesting--;
  376. if( uxCriticalNesting == 0 )
  377. {
  378. portENABLE_INTERRUPTS();
  379. }
  380. }
  381. /*-----------------------------------------------------------*/
  382. __asm void xPortPendSVHandler( void )
  383. {
  384. extern uxCriticalNesting;
  385. extern pxCurrentTCB;
  386. extern vTaskSwitchContext;
  387. /* *INDENT-OFF* */
  388. PRESERVE8
  389. mrs r0, psp
  390. isb
  391. /* Get the location of the current TCB. */
  392. ldr r3, =pxCurrentTCB
  393. ldr r2, [ r3 ]
  394. /* Is the task using the FPU context? If so, push high vfp registers. */
  395. tst r14, #0x10
  396. it eq
  397. vstmdbeq r0!, {s16-s31}
  398. /* Save the core registers. */
  399. stmdb r0!, {r4-r11, r14}
  400. /* Save the new top of stack into the first member of the TCB. */
  401. str r0, [ r2 ]
  402. stmdb sp!, {r0, r3}
  403. mov r0, #configMAX_SYSCALL_INTERRUPT_PRIORITY
  404. msr basepri, r0
  405. dsb
  406. isb
  407. bl vTaskSwitchContext
  408. mov r0, #0
  409. msr basepri, r0
  410. ldmia sp!, {r0, r3}
  411. /* The first item in pxCurrentTCB is the task top of stack. */
  412. ldr r1, [ r3 ]
  413. ldr r0, [ r1 ]
  414. /* Pop the core registers. */
  415. ldmia r0!, {r4-r11, r14}
  416. /* Is the task using the FPU context? If so, pop the high vfp registers
  417. * too. */
  418. tst r14, #0x10
  419. it eq
  420. vldmiaeq r0!, {s16-s31}
  421. msr psp, r0
  422. isb
  423. #ifdef WORKAROUND_PMU_CM001 /* XMC4000 specific errata */
  424. #if WORKAROUND_PMU_CM001 == 1
  425. push { r14 }
  426. pop { pc }
  427. nop
  428. #endif
  429. #endif
  430. bx r14
  431. /* *INDENT-ON* */
  432. }
  433. /*-----------------------------------------------------------*/
  434. void xPortSysTickHandler( void )
  435. {
  436. /* The SysTick runs at the lowest interrupt priority, so when this interrupt
  437. * executes all interrupts must be unmasked. There is therefore no need to
  438. * save and then restore the interrupt mask value as its value is already
  439. * known - therefore the slightly faster vPortRaiseBASEPRI() function is used
  440. * in place of portSET_INTERRUPT_MASK_FROM_ISR(). */
  441. vPortRaiseBASEPRI();
  442. {
  443. /* Increment the RTOS tick. */
  444. if( xTaskIncrementTick() != pdFALSE )
  445. {
  446. /* A context switch is required. Context switching is performed in
  447. * the PendSV interrupt. Pend the PendSV interrupt. */
  448. portNVIC_INT_CTRL_REG = portNVIC_PENDSVSET_BIT;
  449. }
  450. }
  451. vPortClearBASEPRIFromISR();
  452. }
  453. /*-----------------------------------------------------------*/
  454. #if ( configUSE_TICKLESS_IDLE == 1 )
  455. __weak void vPortSuppressTicksAndSleep( TickType_t xExpectedIdleTime )
  456. {
  457. uint32_t ulReloadValue, ulCompleteTickPeriods, ulCompletedSysTickDecrements;
  458. TickType_t xModifiableIdleTime;
  459. /* Make sure the SysTick reload value does not overflow the counter. */
  460. if( xExpectedIdleTime > xMaximumPossibleSuppressedTicks )
  461. {
  462. xExpectedIdleTime = xMaximumPossibleSuppressedTicks;
  463. }
  464. /* Stop the SysTick momentarily. The time the SysTick is stopped for
  465. * is accounted for as best it can be, but using the tickless mode will
  466. * inevitably result in some tiny drift of the time maintained by the
  467. * kernel with respect to calendar time. */
  468. portNVIC_SYSTICK_CTRL_REG &= ~portNVIC_SYSTICK_ENABLE_BIT;
  469. /* Calculate the reload value required to wait xExpectedIdleTime
  470. * tick periods. -1 is used because this code will execute part way
  471. * through one of the tick periods. */
  472. ulReloadValue = portNVIC_SYSTICK_CURRENT_VALUE_REG + ( ulTimerCountsForOneTick * ( xExpectedIdleTime - 1UL ) );
  473. if( ulReloadValue > ulStoppedTimerCompensation )
  474. {
  475. ulReloadValue -= ulStoppedTimerCompensation;
  476. }
  477. /* Enter a critical section but don't use the taskENTER_CRITICAL()
  478. * method as that will mask interrupts that should exit sleep mode. */
  479. __disable_irq();
  480. __dsb( portSY_FULL_READ_WRITE );
  481. __isb( portSY_FULL_READ_WRITE );
  482. /* If a context switch is pending or a task is waiting for the scheduler
  483. * to be unsuspended then abandon the low power entry. */
  484. if( eTaskConfirmSleepModeStatus() == eAbortSleep )
  485. {
  486. /* Restart from whatever is left in the count register to complete
  487. * this tick period. */
  488. portNVIC_SYSTICK_LOAD_REG = portNVIC_SYSTICK_CURRENT_VALUE_REG;
  489. /* Restart SysTick. */
  490. portNVIC_SYSTICK_CTRL_REG |= portNVIC_SYSTICK_ENABLE_BIT;
  491. /* Reset the reload register to the value required for normal tick
  492. * periods. */
  493. portNVIC_SYSTICK_LOAD_REG = ulTimerCountsForOneTick - 1UL;
  494. /* Re-enable interrupts - see comments above __disable_irq() call
  495. * above. */
  496. __enable_irq();
  497. }
  498. else
  499. {
  500. /* Set the new reload value. */
  501. portNVIC_SYSTICK_LOAD_REG = ulReloadValue;
  502. /* Clear the SysTick count flag and set the count value back to
  503. * zero. */
  504. portNVIC_SYSTICK_CURRENT_VALUE_REG = 0UL;
  505. /* Restart SysTick. */
  506. portNVIC_SYSTICK_CTRL_REG |= portNVIC_SYSTICK_ENABLE_BIT;
  507. /* Sleep until something happens. configPRE_SLEEP_PROCESSING() can
  508. * set its parameter to 0 to indicate that its implementation contains
  509. * its own wait for interrupt or wait for event instruction, and so wfi
  510. * should not be executed again. However, the original expected idle
  511. * time variable must remain unmodified, so a copy is taken. */
  512. xModifiableIdleTime = xExpectedIdleTime;
  513. configPRE_SLEEP_PROCESSING( xModifiableIdleTime );
  514. if( xModifiableIdleTime > 0 )
  515. {
  516. __dsb( portSY_FULL_READ_WRITE );
  517. __wfi();
  518. __isb( portSY_FULL_READ_WRITE );
  519. }
  520. configPOST_SLEEP_PROCESSING( xExpectedIdleTime );
  521. /* Re-enable interrupts to allow the interrupt that brought the MCU
  522. * out of sleep mode to execute immediately. see comments above
  523. * __disable_interrupt() call above. */
  524. __enable_irq();
  525. __dsb( portSY_FULL_READ_WRITE );
  526. __isb( portSY_FULL_READ_WRITE );
  527. /* Disable interrupts again because the clock is about to be stopped
  528. * and interrupts that execute while the clock is stopped will increase
  529. * any slippage between the time maintained by the RTOS and calendar
  530. * time. */
  531. __disable_irq();
  532. __dsb( portSY_FULL_READ_WRITE );
  533. __isb( portSY_FULL_READ_WRITE );
  534. /* Disable the SysTick clock without reading the
  535. * portNVIC_SYSTICK_CTRL_REG register to ensure the
  536. * portNVIC_SYSTICK_COUNT_FLAG_BIT is not cleared if it is set. Again,
  537. * the time the SysTick is stopped for is accounted for as best it can
  538. * be, but using the tickless mode will inevitably result in some tiny
  539. * drift of the time maintained by the kernel with respect to calendar
  540. * time*/
  541. portNVIC_SYSTICK_CTRL_REG = ( portNVIC_SYSTICK_CLK_BIT | portNVIC_SYSTICK_INT_BIT );
  542. /* Determine if the SysTick clock has already counted to zero and
  543. * been set back to the current reload value (the reload back being
  544. * correct for the entire expected idle time) or if the SysTick is yet
  545. * to count to zero (in which case an interrupt other than the SysTick
  546. * must have brought the system out of sleep mode). */
  547. if( ( portNVIC_SYSTICK_CTRL_REG & portNVIC_SYSTICK_COUNT_FLAG_BIT ) != 0 )
  548. {
  549. uint32_t ulCalculatedLoadValue;
  550. /* The tick interrupt is already pending, and the SysTick count
  551. * reloaded with ulReloadValue. Reset the
  552. * portNVIC_SYSTICK_LOAD_REG with whatever remains of this tick
  553. * period. */
  554. ulCalculatedLoadValue = ( ulTimerCountsForOneTick - 1UL ) - ( ulReloadValue - portNVIC_SYSTICK_CURRENT_VALUE_REG );
  555. /* Don't allow a tiny value, or values that have somehow
  556. * underflowed because the post sleep hook did something
  557. * that took too long. */
  558. if( ( ulCalculatedLoadValue < ulStoppedTimerCompensation ) || ( ulCalculatedLoadValue > ulTimerCountsForOneTick ) )
  559. {
  560. ulCalculatedLoadValue = ( ulTimerCountsForOneTick - 1UL );
  561. }
  562. portNVIC_SYSTICK_LOAD_REG = ulCalculatedLoadValue;
  563. /* As the pending tick will be processed as soon as this
  564. * function exits, the tick value maintained by the tick is stepped
  565. * forward by one less than the time spent waiting. */
  566. ulCompleteTickPeriods = xExpectedIdleTime - 1UL;
  567. }
  568. else
  569. {
  570. /* Something other than the tick interrupt ended the sleep.
  571. * Work out how long the sleep lasted rounded to complete tick
  572. * periods (not the ulReload value which accounted for part
  573. * ticks). */
  574. ulCompletedSysTickDecrements = ( xExpectedIdleTime * ulTimerCountsForOneTick ) - portNVIC_SYSTICK_CURRENT_VALUE_REG;
  575. /* How many complete tick periods passed while the processor
  576. * was waiting? */
  577. ulCompleteTickPeriods = ulCompletedSysTickDecrements / ulTimerCountsForOneTick;
  578. /* The reload value is set to whatever fraction of a single tick
  579. * period remains. */
  580. portNVIC_SYSTICK_LOAD_REG = ( ( ulCompleteTickPeriods + 1UL ) * ulTimerCountsForOneTick ) - ulCompletedSysTickDecrements;
  581. }
  582. /* Restart SysTick so it runs from portNVIC_SYSTICK_LOAD_REG
  583. * again, then set portNVIC_SYSTICK_LOAD_REG back to its standard
  584. * value. */
  585. portNVIC_SYSTICK_CURRENT_VALUE_REG = 0UL;
  586. portNVIC_SYSTICK_CTRL_REG |= portNVIC_SYSTICK_ENABLE_BIT;
  587. vTaskStepTick( ulCompleteTickPeriods );
  588. portNVIC_SYSTICK_LOAD_REG = ulTimerCountsForOneTick - 1UL;
  589. /* Exit with interrupts enabled. */
  590. __enable_irq();
  591. }
  592. }
  593. #endif /* #if configUSE_TICKLESS_IDLE */
  594. /*-----------------------------------------------------------*/
  595. /*
  596. * Setup the SysTick timer to generate the tick interrupts at the required
  597. * frequency.
  598. */
  599. #if ( configOVERRIDE_DEFAULT_TICK_CONFIGURATION == 0 )
  600. __weak void vPortSetupTimerInterrupt( void )
  601. {
  602. /* Calculate the constants required to configure the tick interrupt. */
  603. #if ( configUSE_TICKLESS_IDLE == 1 )
  604. {
  605. ulTimerCountsForOneTick = ( configSYSTICK_CLOCK_HZ / configTICK_RATE_HZ );
  606. xMaximumPossibleSuppressedTicks = portMAX_24_BIT_NUMBER / ulTimerCountsForOneTick;
  607. ulStoppedTimerCompensation = portMISSED_COUNTS_FACTOR / ( configCPU_CLOCK_HZ / configSYSTICK_CLOCK_HZ );
  608. }
  609. #endif /* configUSE_TICKLESS_IDLE */
  610. /* Stop and clear the SysTick. */
  611. portNVIC_SYSTICK_CTRL_REG = 0UL;
  612. portNVIC_SYSTICK_CURRENT_VALUE_REG = 0UL;
  613. /* Configure SysTick to interrupt at the requested rate. */
  614. portNVIC_SYSTICK_LOAD_REG = ( configSYSTICK_CLOCK_HZ / configTICK_RATE_HZ ) - 1UL;
  615. portNVIC_SYSTICK_CTRL_REG = ( portNVIC_SYSTICK_CLK_BIT | portNVIC_SYSTICK_INT_BIT | portNVIC_SYSTICK_ENABLE_BIT );
  616. }
  617. #endif /* configOVERRIDE_DEFAULT_TICK_CONFIGURATION */
  618. /*-----------------------------------------------------------*/
  619. __asm uint32_t vPortGetIPSR( void )
  620. {
  621. /* *INDENT-OFF* */
  622. PRESERVE8
  623. mrs r0, ipsr
  624. bx r14
  625. /* *INDENT-ON* */
  626. }
  627. /*-----------------------------------------------------------*/
  628. #if ( configASSERT_DEFINED == 1 )
  629. void vPortValidateInterruptPriority( void )
  630. {
  631. uint32_t ulCurrentInterrupt;
  632. uint8_t ucCurrentPriority;
  633. /* Obtain the number of the currently executing interrupt. */
  634. ulCurrentInterrupt = vPortGetIPSR();
  635. /* Is the interrupt number a user defined interrupt? */
  636. if( ulCurrentInterrupt >= portFIRST_USER_INTERRUPT_NUMBER )
  637. {
  638. /* Look up the interrupt's priority. */
  639. ucCurrentPriority = pcInterruptPriorityRegisters[ ulCurrentInterrupt ];
  640. /* The following assertion will fail if a service routine (ISR) for
  641. * an interrupt that has been assigned a priority above
  642. * configMAX_SYSCALL_INTERRUPT_PRIORITY calls an ISR safe FreeRTOS API
  643. * function. ISR safe FreeRTOS API functions must *only* be called
  644. * from interrupts that have been assigned a priority at or below
  645. * configMAX_SYSCALL_INTERRUPT_PRIORITY.
  646. *
  647. * Numerically low interrupt priority numbers represent logically high
  648. * interrupt priorities, therefore the priority of the interrupt must
  649. * be set to a value equal to or numerically *higher* than
  650. * configMAX_SYSCALL_INTERRUPT_PRIORITY.
  651. *
  652. * Interrupts that use the FreeRTOS API must not be left at their
  653. * default priority of zero as that is the highest possible priority,
  654. * which is guaranteed to be above configMAX_SYSCALL_INTERRUPT_PRIORITY,
  655. * and therefore also guaranteed to be invalid.
  656. *
  657. * FreeRTOS maintains separate thread and ISR API functions to ensure
  658. * interrupt entry is as fast and simple as possible.
  659. *
  660. * The following links provide detailed information:
  661. * https://www.FreeRTOS.org/RTOS-Cortex-M3-M4.html
  662. * https://www.FreeRTOS.org/FAQHelp.html */
  663. configASSERT( ucCurrentPriority >= ucMaxSysCallPriority );
  664. }
  665. /* Priority grouping: The interrupt controller (NVIC) allows the bits
  666. * that define each interrupt's priority to be split between bits that
  667. * define the interrupt's pre-emption priority bits and bits that define
  668. * the interrupt's sub-priority. For simplicity all bits must be defined
  669. * to be pre-emption priority bits. The following assertion will fail if
  670. * this is not the case (if some bits represent a sub-priority).
  671. *
  672. * If the application only uses CMSIS libraries for interrupt
  673. * configuration then the correct setting can be achieved on all Cortex-M
  674. * devices by calling NVIC_SetPriorityGrouping( 0 ); before starting the
  675. * scheduler. Note however that some vendor specific peripheral libraries
  676. * assume a non-zero priority group setting, in which cases using a value
  677. * of zero will result in unpredictable behaviour. */
  678. configASSERT( ( portAIRCR_REG & portPRIORITY_GROUP_MASK ) <= ulMaxPRIGROUPValue );
  679. }
  680. #endif /* configASSERT_DEFINED */