123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197 |
- #define MPU_WRAPPERS_INCLUDED_FROM_API_FILE
- #include "FreeRTOS.h"
- #include "task.h"
- #include "mpu_wrappers.h"
- #include "portasm.h"
- #if ( configENABLE_TRUSTZONE == 1 )
-
- #include "secure_context.h"
- #include "secure_init.h"
- #endif
- #undef MPU_WRAPPERS_INCLUDED_FROM_API_FILE
- #if ( ( configRUN_FREERTOS_SECURE_ONLY == 1 ) && ( configENABLE_TRUSTZONE == 1 ) )
- #error TrustZone needs to be disabled in order to run FreeRTOS on the Secure Side.
- #endif
- #define portNVIC_SYSTICK_CTRL_REG ( *( ( volatile uint32_t * ) 0xe000e010 ) )
- #define portNVIC_SYSTICK_LOAD_REG ( *( ( volatile uint32_t * ) 0xe000e014 ) )
- #define portNVIC_SYSTICK_CURRENT_VALUE_REG ( *( ( volatile uint32_t * ) 0xe000e018 ) )
- #define portNVIC_SHPR3_REG ( *( ( volatile uint32_t * ) 0xe000ed20 ) )
- #define portNVIC_SYSTICK_ENABLE_BIT ( 1UL << 0UL )
- #define portNVIC_SYSTICK_INT_BIT ( 1UL << 1UL )
- #define portNVIC_SYSTICK_COUNT_FLAG_BIT ( 1UL << 16UL )
- #define portMIN_INTERRUPT_PRIORITY ( 255UL )
- #define portNVIC_PENDSV_PRI ( portMIN_INTERRUPT_PRIORITY << 16UL )
- #define portNVIC_SYSTICK_PRI ( portMIN_INTERRUPT_PRIORITY << 24UL )
- #ifndef configSYSTICK_CLOCK_HZ
- #define configSYSTICK_CLOCK_HZ configCPU_CLOCK_HZ
-
- #define portNVIC_SYSTICK_CLK_BIT ( 1UL << 2UL )
- #else
- #define portNVIC_SYSTICK_CLK_BIT ( 0 )
- #endif
- #define portSCB_SYS_HANDLER_CTRL_STATE_REG ( *( volatile uint32_t * ) 0xe000ed24 )
- #define portSCB_MEM_FAULT_ENABLE_BIT ( 1UL << 16UL )
- #define portCPACR ( ( volatile uint32_t * ) 0xe000ed88 )
- #define portCPACR_CP10_VALUE ( 3UL )
- #define portCPACR_CP11_VALUE portCPACR_CP10_VALUE
- #define portCPACR_CP10_POS ( 20UL )
- #define portCPACR_CP11_POS ( 22UL )
- #define portFPCCR ( ( volatile uint32_t * ) 0xe000ef34 )
- #define portFPCCR_ASPEN_POS ( 31UL )
- #define portFPCCR_ASPEN_MASK ( 1UL << portFPCCR_ASPEN_POS )
- #define portFPCCR_LSPEN_POS ( 30UL )
- #define portFPCCR_LSPEN_MASK ( 1UL << portFPCCR_LSPEN_POS )
- #define portMPU_TYPE_REG ( *( ( volatile uint32_t * ) 0xe000ed90 ) )
- #define portMPU_CTRL_REG ( *( ( volatile uint32_t * ) 0xe000ed94 ) )
- #define portMPU_RNR_REG ( *( ( volatile uint32_t * ) 0xe000ed98 ) )
- #define portMPU_RBAR_REG ( *( ( volatile uint32_t * ) 0xe000ed9c ) )
- #define portMPU_RLAR_REG ( *( ( volatile uint32_t * ) 0xe000eda0 ) )
- #define portMPU_RBAR_A1_REG ( *( ( volatile uint32_t * ) 0xe000eda4 ) )
- #define portMPU_RLAR_A1_REG ( *( ( volatile uint32_t * ) 0xe000eda8 ) )
- #define portMPU_RBAR_A2_REG ( *( ( volatile uint32_t * ) 0xe000edac ) )
- #define portMPU_RLAR_A2_REG ( *( ( volatile uint32_t * ) 0xe000edb0 ) )
- #define portMPU_RBAR_A3_REG ( *( ( volatile uint32_t * ) 0xe000edb4 ) )
- #define portMPU_RLAR_A3_REG ( *( ( volatile uint32_t * ) 0xe000edb8 ) )
- #define portMPU_MAIR0_REG ( *( ( volatile uint32_t * ) 0xe000edc0 ) )
- #define portMPU_MAIR1_REG ( *( ( volatile uint32_t * ) 0xe000edc4 ) )
- #define portMPU_RBAR_ADDRESS_MASK ( 0xffffffe0 )
- #define portMPU_RLAR_ADDRESS_MASK ( 0xffffffe0 )
- #define portMPU_MAIR_ATTR0_POS ( 0UL )
- #define portMPU_MAIR_ATTR0_MASK ( 0x000000ff )
- #define portMPU_MAIR_ATTR1_POS ( 8UL )
- #define portMPU_MAIR_ATTR1_MASK ( 0x0000ff00 )
- #define portMPU_MAIR_ATTR2_POS ( 16UL )
- #define portMPU_MAIR_ATTR2_MASK ( 0x00ff0000 )
- #define portMPU_MAIR_ATTR3_POS ( 24UL )
- #define portMPU_MAIR_ATTR3_MASK ( 0xff000000 )
- #define portMPU_MAIR_ATTR4_POS ( 0UL )
- #define portMPU_MAIR_ATTR4_MASK ( 0x000000ff )
- #define portMPU_MAIR_ATTR5_POS ( 8UL )
- #define portMPU_MAIR_ATTR5_MASK ( 0x0000ff00 )
- #define portMPU_MAIR_ATTR6_POS ( 16UL )
- #define portMPU_MAIR_ATTR6_MASK ( 0x00ff0000 )
- #define portMPU_MAIR_ATTR7_POS ( 24UL )
- #define portMPU_MAIR_ATTR7_MASK ( 0xff000000 )
- #define portMPU_RLAR_ATTR_INDEX0 ( 0UL << 1UL )
- #define portMPU_RLAR_ATTR_INDEX1 ( 1UL << 1UL )
- #define portMPU_RLAR_ATTR_INDEX2 ( 2UL << 1UL )
- #define portMPU_RLAR_ATTR_INDEX3 ( 3UL << 1UL )
- #define portMPU_RLAR_ATTR_INDEX4 ( 4UL << 1UL )
- #define portMPU_RLAR_ATTR_INDEX5 ( 5UL << 1UL )
- #define portMPU_RLAR_ATTR_INDEX6 ( 6UL << 1UL )
- #define portMPU_RLAR_ATTR_INDEX7 ( 7UL << 1UL )
- #define portMPU_RLAR_REGION_ENABLE ( 1UL )
- #define portMPU_PRIV_BACKGROUND_ENABLE_BIT ( 1UL << 2UL )
- #define portMPU_ENABLE_BIT ( 1UL << 0UL )
- #define portEXPECTED_MPU_TYPE_VALUE ( 8UL << 8UL )
- #define portMAX_24_BIT_NUMBER ( 0xffffffUL )
- #define portMISSED_COUNTS_FACTOR ( 45UL )
- #define portINITIAL_XPSR ( 0x01000000 )
- #if ( configRUN_FREERTOS_SECURE_ONLY == 1 )
- #define portINITIAL_EXC_RETURN ( 0xfffffffd )
- #else
- #define portINITIAL_EXC_RETURN ( 0xffffffbc )
- #endif
- #define portCONTROL_PRIVILEGED_MASK ( 1UL << 0UL )
- #define portINITIAL_CONTROL_UNPRIVILEGED ( 0x3 )
- #define portINITIAL_CONTROL_PRIVILEGED ( 0x2 )
- #ifdef configTASK_RETURN_ADDRESS
- #define portTASK_RETURN_ADDRESS configTASK_RETURN_ADDRESS
- #else
- #define portTASK_RETURN_ADDRESS prvTaskExitError
- #endif
- #define portPRELOAD_REGISTERS 1
- #define portNO_SECURE_CONTEXT 0
- static void prvTaskExitError( void );
- #if ( configENABLE_MPU == 1 )
- static void prvSetupMPU( void ) PRIVILEGED_FUNCTION;
- #endif
- #if ( configENABLE_FPU == 1 )
- static void prvSetupFPU( void ) PRIVILEGED_FUNCTION;
- #endif
- void vPortSetupTimerInterrupt( void ) PRIVILEGED_FUNCTION;
- BaseType_t xPortIsInsideInterrupt( void );
- void vPortYield( void ) PRIVILEGED_FUNCTION;
- void vPortEnterCritical( void ) PRIVILEGED_FUNCTION;
- void vPortExitCritical( void ) PRIVILEGED_FUNCTION;
- void SysTick_Handler( void ) PRIVILEGED_FUNCTION;
- portDONT_DISCARD void vPortSVCHandler_C( uint32_t * pulCallerStackAddress ) PRIVILEGED_FUNCTION;
- PRIVILEGED_DATA static volatile uint32_t ulCriticalNesting = 0xaaaaaaaaUL;
- #if ( configENABLE_TRUSTZONE == 1 )
- PRIVILEGED_DATA portDONT_DISCARD volatile SecureContextHandle_t xSecureContext = portNO_SECURE_CONTEXT;
- #endif
- #if ( configUSE_TICKLESS_IDLE == 1 )
- PRIVILEGED_DATA static uint32_t ulTimerCountsForOneTick = 0;
- PRIVILEGED_DATA static uint32_t xMaximumPossibleSuppressedTicks = 0;
- PRIVILEGED_DATA static uint32_t ulStoppedTimerCompensation = 0;
- #endif
- #if ( configUSE_TICKLESS_IDLE == 1 )
- __attribute__( ( weak ) ) void vPortSuppressTicksAndSleep( TickType_t xExpectedIdleTime )
- {
- uint32_t ulReloadValue, ulCompleteTickPeriods, ulCompletedSysTickDecrements;
- TickType_t xModifiableIdleTime;
-
- if( xExpectedIdleTime > xMaximumPossibleSuppressedTicks )
- {
- xExpectedIdleTime = xMaximumPossibleSuppressedTicks;
- }
-
- portNVIC_SYSTICK_CTRL_REG &= ~portNVIC_SYSTICK_ENABLE_BIT;
-
- ulReloadValue = portNVIC_SYSTICK_CURRENT_VALUE_REG + ( ulTimerCountsForOneTick * ( xExpectedIdleTime - 1UL ) );
- if( ulReloadValue > ulStoppedTimerCompensation )
- {
- ulReloadValue -= ulStoppedTimerCompensation;
- }
-
- __asm volatile ( "cpsid i" ::: "memory" );
- __asm volatile ( "dsb" );
- __asm volatile ( "isb" );
-
- if( eTaskConfirmSleepModeStatus() == eAbortSleep )
- {
-
- portNVIC_SYSTICK_LOAD_REG = portNVIC_SYSTICK_CURRENT_VALUE_REG;
-
- portNVIC_SYSTICK_CTRL_REG |= portNVIC_SYSTICK_ENABLE_BIT;
-
- portNVIC_SYSTICK_LOAD_REG = ulTimerCountsForOneTick - 1UL;
-
- __asm volatile ( "cpsie i" ::: "memory" );
- }
- else
- {
-
- portNVIC_SYSTICK_LOAD_REG = ulReloadValue;
-
- portNVIC_SYSTICK_CURRENT_VALUE_REG = 0UL;
-
- portNVIC_SYSTICK_CTRL_REG |= portNVIC_SYSTICK_ENABLE_BIT;
-
- xModifiableIdleTime = xExpectedIdleTime;
- configPRE_SLEEP_PROCESSING( xModifiableIdleTime );
- if( xModifiableIdleTime > 0 )
- {
- __asm volatile ( "dsb" ::: "memory" );
- __asm volatile ( "wfi" );
- __asm volatile ( "isb" );
- }
- configPOST_SLEEP_PROCESSING( xExpectedIdleTime );
-
- __asm volatile ( "cpsie i" ::: "memory" );
- __asm volatile ( "dsb" );
- __asm volatile ( "isb" );
-
- __asm volatile ( "cpsid i" ::: "memory" );
- __asm volatile ( "dsb" );
- __asm volatile ( "isb" );
-
- portNVIC_SYSTICK_CTRL_REG = ( portNVIC_SYSTICK_CLK_BIT | portNVIC_SYSTICK_INT_BIT );
-
- if( ( portNVIC_SYSTICK_CTRL_REG & portNVIC_SYSTICK_COUNT_FLAG_BIT ) != 0 )
- {
- uint32_t ulCalculatedLoadValue;
-
- ulCalculatedLoadValue = ( ulTimerCountsForOneTick - 1UL ) - ( ulReloadValue - portNVIC_SYSTICK_CURRENT_VALUE_REG );
-
- if( ( ulCalculatedLoadValue < ulStoppedTimerCompensation ) || ( ulCalculatedLoadValue > ulTimerCountsForOneTick ) )
- {
- ulCalculatedLoadValue = ( ulTimerCountsForOneTick - 1UL );
- }
- portNVIC_SYSTICK_LOAD_REG = ulCalculatedLoadValue;
-
- ulCompleteTickPeriods = xExpectedIdleTime - 1UL;
- }
- else
- {
-
- ulCompletedSysTickDecrements = ( xExpectedIdleTime * ulTimerCountsForOneTick ) - portNVIC_SYSTICK_CURRENT_VALUE_REG;
-
- ulCompleteTickPeriods = ulCompletedSysTickDecrements / ulTimerCountsForOneTick;
-
- portNVIC_SYSTICK_LOAD_REG = ( ( ulCompleteTickPeriods + 1UL ) * ulTimerCountsForOneTick ) - ulCompletedSysTickDecrements;
- }
-
- portNVIC_SYSTICK_CURRENT_VALUE_REG = 0UL;
- portNVIC_SYSTICK_CTRL_REG |= portNVIC_SYSTICK_ENABLE_BIT;
- vTaskStepTick( ulCompleteTickPeriods );
- portNVIC_SYSTICK_LOAD_REG = ulTimerCountsForOneTick - 1UL;
-
- __asm volatile ( "cpsie i" ::: "memory" );
- }
- }
- #endif
- __attribute__( ( weak ) ) void vPortSetupTimerInterrupt( void )
- {
-
- #if ( configUSE_TICKLESS_IDLE == 1 )
- {
- ulTimerCountsForOneTick = ( configSYSTICK_CLOCK_HZ / configTICK_RATE_HZ );
- xMaximumPossibleSuppressedTicks = portMAX_24_BIT_NUMBER / ulTimerCountsForOneTick;
- ulStoppedTimerCompensation = portMISSED_COUNTS_FACTOR / ( configCPU_CLOCK_HZ / configSYSTICK_CLOCK_HZ );
- }
- #endif
-
- portNVIC_SYSTICK_CTRL_REG = 0UL;
- portNVIC_SYSTICK_CURRENT_VALUE_REG = 0UL;
-
- portNVIC_SYSTICK_LOAD_REG = ( configSYSTICK_CLOCK_HZ / configTICK_RATE_HZ ) - 1UL;
- portNVIC_SYSTICK_CTRL_REG = portNVIC_SYSTICK_CLK_BIT | portNVIC_SYSTICK_INT_BIT | portNVIC_SYSTICK_ENABLE_BIT;
- }
- static void prvTaskExitError( void )
- {
- volatile uint32_t ulDummy = 0UL;
-
- configASSERT( ulCriticalNesting == ~0UL );
- portDISABLE_INTERRUPTS();
- while( ulDummy == 0 )
- {
-
- }
- }
- #if ( configENABLE_MPU == 1 )
- static void prvSetupMPU( void )
- {
- #if defined( __ARMCC_VERSION )
-
- extern uint32_t * __privileged_functions_start__;
- extern uint32_t * __privileged_functions_end__;
- extern uint32_t * __syscalls_flash_start__;
- extern uint32_t * __syscalls_flash_end__;
- extern uint32_t * __unprivileged_flash_start__;
- extern uint32_t * __unprivileged_flash_end__;
- extern uint32_t * __privileged_sram_start__;
- extern uint32_t * __privileged_sram_end__;
- #else
-
- extern uint32_t __privileged_functions_start__[];
- extern uint32_t __privileged_functions_end__[];
- extern uint32_t __syscalls_flash_start__[];
- extern uint32_t __syscalls_flash_end__[];
- extern uint32_t __unprivileged_flash_start__[];
- extern uint32_t __unprivileged_flash_end__[];
- extern uint32_t __privileged_sram_start__[];
- extern uint32_t __privileged_sram_end__[];
- #endif
-
- if( portMPU_TYPE_REG == portEXPECTED_MPU_TYPE_VALUE )
- {
-
- portMPU_MAIR0_REG |= ( ( portMPU_NORMAL_MEMORY_BUFFERABLE_CACHEABLE << portMPU_MAIR_ATTR0_POS ) & portMPU_MAIR_ATTR0_MASK );
-
- portMPU_MAIR0_REG |= ( ( portMPU_DEVICE_MEMORY_nGnRE << portMPU_MAIR_ATTR1_POS ) & portMPU_MAIR_ATTR1_MASK );
-
- portMPU_RNR_REG = portPRIVILEGED_FLASH_REGION;
- portMPU_RBAR_REG = ( ( ( uint32_t ) __privileged_functions_start__ ) & portMPU_RBAR_ADDRESS_MASK ) |
- ( portMPU_REGION_NON_SHAREABLE ) |
- ( portMPU_REGION_PRIVILEGED_READ_ONLY );
- portMPU_RLAR_REG = ( ( ( uint32_t ) __privileged_functions_end__ ) & portMPU_RLAR_ADDRESS_MASK ) |
- ( portMPU_RLAR_ATTR_INDEX0 ) |
- ( portMPU_RLAR_REGION_ENABLE );
-
- portMPU_RNR_REG = portUNPRIVILEGED_FLASH_REGION;
- portMPU_RBAR_REG = ( ( ( uint32_t ) __unprivileged_flash_start__ ) & portMPU_RBAR_ADDRESS_MASK ) |
- ( portMPU_REGION_NON_SHAREABLE ) |
- ( portMPU_REGION_READ_ONLY );
- portMPU_RLAR_REG = ( ( ( uint32_t ) __unprivileged_flash_end__ ) & portMPU_RLAR_ADDRESS_MASK ) |
- ( portMPU_RLAR_ATTR_INDEX0 ) |
- ( portMPU_RLAR_REGION_ENABLE );
-
- portMPU_RNR_REG = portUNPRIVILEGED_SYSCALLS_REGION;
- portMPU_RBAR_REG = ( ( ( uint32_t ) __syscalls_flash_start__ ) & portMPU_RBAR_ADDRESS_MASK ) |
- ( portMPU_REGION_NON_SHAREABLE ) |
- ( portMPU_REGION_READ_ONLY );
- portMPU_RLAR_REG = ( ( ( uint32_t ) __syscalls_flash_end__ ) & portMPU_RLAR_ADDRESS_MASK ) |
- ( portMPU_RLAR_ATTR_INDEX0 ) |
- ( portMPU_RLAR_REGION_ENABLE );
-
- portMPU_RNR_REG = portPRIVILEGED_RAM_REGION;
- portMPU_RBAR_REG = ( ( ( uint32_t ) __privileged_sram_start__ ) & portMPU_RBAR_ADDRESS_MASK ) |
- ( portMPU_REGION_NON_SHAREABLE ) |
- ( portMPU_REGION_PRIVILEGED_READ_WRITE ) |
- ( portMPU_REGION_EXECUTE_NEVER );
- portMPU_RLAR_REG = ( ( ( uint32_t ) __privileged_sram_end__ ) & portMPU_RLAR_ADDRESS_MASK ) |
- ( portMPU_RLAR_ATTR_INDEX0 ) |
- ( portMPU_RLAR_REGION_ENABLE );
-
- portSCB_SYS_HANDLER_CTRL_STATE_REG |= portSCB_MEM_FAULT_ENABLE_BIT;
-
- portMPU_CTRL_REG |= ( portMPU_PRIV_BACKGROUND_ENABLE_BIT | portMPU_ENABLE_BIT );
- }
- }
- #endif
- #if ( configENABLE_FPU == 1 )
- static void prvSetupFPU( void )
- {
- #if ( configENABLE_TRUSTZONE == 1 )
- {
-
- SecureInit_EnableNSFPUAccess();
- }
- #endif
-
- *( portCPACR ) |= ( ( portCPACR_CP10_VALUE << portCPACR_CP10_POS ) |
- ( portCPACR_CP11_VALUE << portCPACR_CP11_POS )
- );
-
- *( portFPCCR ) |= ( portFPCCR_ASPEN_MASK | portFPCCR_LSPEN_MASK );
- }
- #endif
- void vPortYield( void )
- {
-
- portNVIC_INT_CTRL_REG = portNVIC_PENDSVSET_BIT;
-
- __asm volatile ( "dsb" ::: "memory" );
- __asm volatile ( "isb" );
- }
- void vPortEnterCritical( void )
- {
- portDISABLE_INTERRUPTS();
- ulCriticalNesting++;
-
- __asm volatile ( "dsb" ::: "memory" );
- __asm volatile ( "isb" );
- }
- void vPortExitCritical( void )
- {
- configASSERT( ulCriticalNesting );
- ulCriticalNesting--;
- if( ulCriticalNesting == 0 )
- {
- portENABLE_INTERRUPTS();
- }
- }
- void SysTick_Handler( void )
- {
- uint32_t ulPreviousMask;
- ulPreviousMask = portSET_INTERRUPT_MASK_FROM_ISR();
- {
-
- if( xTaskIncrementTick() != pdFALSE )
- {
-
- portNVIC_INT_CTRL_REG = portNVIC_PENDSVSET_BIT;
- }
- }
- portCLEAR_INTERRUPT_MASK_FROM_ISR( ulPreviousMask );
- }
- void vPortSVCHandler_C( uint32_t * pulCallerStackAddress )
- {
- #if ( configENABLE_MPU == 1 )
- #if defined( __ARMCC_VERSION )
-
- extern uint32_t * __syscalls_flash_start__;
- extern uint32_t * __syscalls_flash_end__;
- #else
-
- extern uint32_t __syscalls_flash_start__[];
- extern uint32_t __syscalls_flash_end__[];
- #endif
- #endif
- uint32_t ulPC;
- #if ( configENABLE_TRUSTZONE == 1 )
- uint32_t ulR0, ulR1;
- extern TaskHandle_t pxCurrentTCB;
- #if ( configENABLE_MPU == 1 )
- uint32_t ulControl, ulIsTaskPrivileged;
- #endif
- #endif
- uint8_t ucSVCNumber;
-
- ulPC = pulCallerStackAddress[ 6 ];
- ucSVCNumber = ( ( uint8_t * ) ulPC )[ -2 ];
- switch( ucSVCNumber )
- {
- #if ( configENABLE_TRUSTZONE == 1 )
- case portSVC_ALLOCATE_SECURE_CONTEXT:
-
- ulR0 = pulCallerStackAddress[ 0 ];
- #if ( configENABLE_MPU == 1 )
- {
-
- __asm volatile ( "mrs %0, control" : "=r" ( ulControl ) );
-
- ulIsTaskPrivileged = ( ( ulControl & portCONTROL_PRIVILEGED_MASK ) == 0 );
-
- xSecureContext = SecureContext_AllocateContext( ulR0, ulIsTaskPrivileged, pxCurrentTCB );
- }
- #else
- {
-
- xSecureContext = SecureContext_AllocateContext( ulR0, pxCurrentTCB );
- }
- #endif
- configASSERT( xSecureContext != securecontextINVALID_CONTEXT_ID );
- SecureContext_LoadContext( xSecureContext, pxCurrentTCB );
- break;
- case portSVC_FREE_SECURE_CONTEXT:
-
- ulR0 = pulCallerStackAddress[ 0 ];
- ulR1 = pulCallerStackAddress[ 1 ];
-
- SecureContext_FreeContext( ( SecureContextHandle_t ) ulR1, ( void * ) ulR0 );
- break;
- #endif
- case portSVC_START_SCHEDULER:
- #if ( configENABLE_TRUSTZONE == 1 )
- {
-
- SecureInit_DePrioritizeNSExceptions();
-
- SecureContext_Init();
- }
- #endif
- #if ( configENABLE_FPU == 1 )
- {
-
- prvSetupFPU();
- }
- #endif
-
- vRestoreContextOfFirstTask();
- break;
- #if ( configENABLE_MPU == 1 )
- case portSVC_RAISE_PRIVILEGE:
-
- if( ( ulPC >= ( uint32_t ) __syscalls_flash_start__ ) &&
- ( ulPC <= ( uint32_t ) __syscalls_flash_end__ ) )
- {
- vRaisePrivilege();
- }
- break;
- #endif
- default:
-
- configASSERT( pdFALSE );
- }
- }
- #if ( configENABLE_MPU == 1 )
- StackType_t * pxPortInitialiseStack( StackType_t * pxTopOfStack,
- StackType_t * pxEndOfStack,
- TaskFunction_t pxCode,
- void * pvParameters,
- BaseType_t xRunPrivileged )
- #else
- StackType_t * pxPortInitialiseStack( StackType_t * pxTopOfStack,
- StackType_t * pxEndOfStack,
- TaskFunction_t pxCode,
- void * pvParameters )
- #endif
- {
-
- #if ( portPRELOAD_REGISTERS == 0 )
- {
- pxTopOfStack--;
- *pxTopOfStack = portINITIAL_XPSR;
- pxTopOfStack--;
- *pxTopOfStack = ( StackType_t ) pxCode;
- pxTopOfStack--;
- *pxTopOfStack = ( StackType_t ) portTASK_RETURN_ADDRESS;
- pxTopOfStack -= 5;
- *pxTopOfStack = ( StackType_t ) pvParameters;
- pxTopOfStack -= 9;
- *pxTopOfStack = portINITIAL_EXC_RETURN;
- #if ( configENABLE_MPU == 1 )
- {
- pxTopOfStack--;
- if( xRunPrivileged == pdTRUE )
- {
- *pxTopOfStack = portINITIAL_CONTROL_PRIVILEGED;
- }
- else
- {
- *pxTopOfStack = portINITIAL_CONTROL_UNPRIVILEGED;
- }
- }
- #endif
- pxTopOfStack--;
- *pxTopOfStack = ( StackType_t ) pxEndOfStack;
- #if ( configENABLE_TRUSTZONE == 1 )
- {
- pxTopOfStack--;
- *pxTopOfStack = portNO_SECURE_CONTEXT;
- }
- #endif
- }
- #else
- {
- pxTopOfStack--;
- *pxTopOfStack = portINITIAL_XPSR;
- pxTopOfStack--;
- *pxTopOfStack = ( StackType_t ) pxCode;
- pxTopOfStack--;
- *pxTopOfStack = ( StackType_t ) portTASK_RETURN_ADDRESS;
- pxTopOfStack--;
- *pxTopOfStack = ( StackType_t ) 0x12121212UL;
- pxTopOfStack--;
- *pxTopOfStack = ( StackType_t ) 0x03030303UL;
- pxTopOfStack--;
- *pxTopOfStack = ( StackType_t ) 0x02020202UL;
- pxTopOfStack--;
- *pxTopOfStack = ( StackType_t ) 0x01010101UL;
- pxTopOfStack--;
- *pxTopOfStack = ( StackType_t ) pvParameters;
- pxTopOfStack--;
- *pxTopOfStack = ( StackType_t ) 0x11111111UL;
- pxTopOfStack--;
- *pxTopOfStack = ( StackType_t ) 0x10101010UL;
- pxTopOfStack--;
- *pxTopOfStack = ( StackType_t ) 0x09090909UL;
- pxTopOfStack--;
- *pxTopOfStack = ( StackType_t ) 0x08080808UL;
- pxTopOfStack--;
- *pxTopOfStack = ( StackType_t ) 0x07070707UL;
- pxTopOfStack--;
- *pxTopOfStack = ( StackType_t ) 0x06060606UL;
- pxTopOfStack--;
- *pxTopOfStack = ( StackType_t ) 0x05050505UL;
- pxTopOfStack--;
- *pxTopOfStack = ( StackType_t ) 0x04040404UL;
- pxTopOfStack--;
- *pxTopOfStack = portINITIAL_EXC_RETURN;
- #if ( configENABLE_MPU == 1 )
- {
- pxTopOfStack--;
- if( xRunPrivileged == pdTRUE )
- {
- *pxTopOfStack = portINITIAL_CONTROL_PRIVILEGED;
- }
- else
- {
- *pxTopOfStack = portINITIAL_CONTROL_UNPRIVILEGED;
- }
- }
- #endif
- pxTopOfStack--;
- *pxTopOfStack = ( StackType_t ) pxEndOfStack;
- #if ( configENABLE_TRUSTZONE == 1 )
- {
- pxTopOfStack--;
- *pxTopOfStack = portNO_SECURE_CONTEXT;
- }
- #endif
- }
- #endif
- return pxTopOfStack;
- }
- BaseType_t xPortStartScheduler( void )
- {
-
- portNVIC_SHPR3_REG |= portNVIC_PENDSV_PRI;
- portNVIC_SHPR3_REG |= portNVIC_SYSTICK_PRI;
- #if ( configENABLE_MPU == 1 )
- {
-
- prvSetupMPU();
- }
- #endif
-
- vPortSetupTimerInterrupt();
-
- ulCriticalNesting = 0;
-
- vStartFirstTask();
-
- vTaskSwitchContext();
- prvTaskExitError();
-
- return 0;
- }
- void vPortEndScheduler( void )
- {
-
- configASSERT( ulCriticalNesting == 1000UL );
- }
- #if ( configENABLE_MPU == 1 )
- void vPortStoreTaskMPUSettings( xMPU_SETTINGS * xMPUSettings,
- const struct xMEMORY_REGION * const xRegions,
- StackType_t * pxBottomOfStack,
- uint32_t ulStackDepth )
- {
- uint32_t ulRegionStartAddress, ulRegionEndAddress, ulRegionNumber;
- int32_t lIndex = 0;
- #if defined( __ARMCC_VERSION )
-
- extern uint32_t * __privileged_sram_start__;
- extern uint32_t * __privileged_sram_end__;
- #else
-
- extern uint32_t __privileged_sram_start__[];
- extern uint32_t __privileged_sram_end__[];
- #endif
-
- xMPUSettings->ulMAIR0 = ( ( portMPU_NORMAL_MEMORY_BUFFERABLE_CACHEABLE << portMPU_MAIR_ATTR0_POS ) & portMPU_MAIR_ATTR0_MASK );
- xMPUSettings->ulMAIR0 |= ( ( portMPU_DEVICE_MEMORY_nGnRE << portMPU_MAIR_ATTR1_POS ) & portMPU_MAIR_ATTR1_MASK );
-
- if( ulStackDepth > 0 )
- {
- ulRegionStartAddress = ( uint32_t ) pxBottomOfStack;
- ulRegionEndAddress = ( uint32_t ) pxBottomOfStack + ( ulStackDepth * ( uint32_t ) sizeof( StackType_t ) ) - 1;
-
- if( ( ulRegionStartAddress >= ( uint32_t ) __privileged_sram_start__ ) &&
- ( ulRegionEndAddress <= ( uint32_t ) __privileged_sram_end__ ) )
- {
- xMPUSettings->xRegionsSettings[ 0 ].ulRBAR = 0;
- xMPUSettings->xRegionsSettings[ 0 ].ulRLAR = 0;
- }
- else
- {
-
- ulRegionStartAddress &= portMPU_RBAR_ADDRESS_MASK;
- ulRegionEndAddress &= portMPU_RLAR_ADDRESS_MASK;
- xMPUSettings->xRegionsSettings[ 0 ].ulRBAR = ( ulRegionStartAddress ) |
- ( portMPU_REGION_NON_SHAREABLE ) |
- ( portMPU_REGION_READ_WRITE ) |
- ( portMPU_REGION_EXECUTE_NEVER );
- xMPUSettings->xRegionsSettings[ 0 ].ulRLAR = ( ulRegionEndAddress ) |
- ( portMPU_RLAR_ATTR_INDEX0 ) |
- ( portMPU_RLAR_REGION_ENABLE );
- }
- }
-
- for( ulRegionNumber = 1; ulRegionNumber <= portNUM_CONFIGURABLE_REGIONS; ulRegionNumber++ )
- {
-
- if( ( xRegions != NULL ) && ( xRegions[ lIndex ].ulLengthInBytes > 0UL ) )
- {
-
- ulRegionStartAddress = ( ( uint32_t ) xRegions[ lIndex ].pvBaseAddress ) & portMPU_RBAR_ADDRESS_MASK;
- ulRegionEndAddress = ( uint32_t ) xRegions[ lIndex ].pvBaseAddress + xRegions[ lIndex ].ulLengthInBytes - 1;
- ulRegionEndAddress &= portMPU_RLAR_ADDRESS_MASK;
-
- xMPUSettings->xRegionsSettings[ ulRegionNumber ].ulRBAR = ( ulRegionStartAddress ) |
- ( portMPU_REGION_NON_SHAREABLE );
-
- if( ( xRegions[ lIndex ].ulParameters & tskMPU_REGION_READ_ONLY ) != 0 )
- {
- xMPUSettings->xRegionsSettings[ ulRegionNumber ].ulRBAR |= ( portMPU_REGION_READ_ONLY );
- }
- else
- {
- xMPUSettings->xRegionsSettings[ ulRegionNumber ].ulRBAR |= ( portMPU_REGION_READ_WRITE );
- }
-
- if( ( xRegions[ lIndex ].ulParameters & tskMPU_REGION_EXECUTE_NEVER ) != 0 )
- {
- xMPUSettings->xRegionsSettings[ ulRegionNumber ].ulRBAR |= ( portMPU_REGION_EXECUTE_NEVER );
- }
-
- xMPUSettings->xRegionsSettings[ ulRegionNumber ].ulRLAR = ( ulRegionEndAddress ) |
- ( portMPU_RLAR_REGION_ENABLE );
-
- if( ( xRegions[ lIndex ].ulParameters & tskMPU_REGION_DEVICE_MEMORY ) != 0 )
- {
-
- xMPUSettings->xRegionsSettings[ ulRegionNumber ].ulRLAR |= portMPU_RLAR_ATTR_INDEX1;
- }
- else
- {
-
- xMPUSettings->xRegionsSettings[ ulRegionNumber ].ulRLAR |= portMPU_RLAR_ATTR_INDEX0;
- }
- }
- else
- {
-
- xMPUSettings->xRegionsSettings[ ulRegionNumber ].ulRBAR = 0UL;
- xMPUSettings->xRegionsSettings[ ulRegionNumber ].ulRLAR = 0UL;
- }
- lIndex++;
- }
- }
- #endif
- BaseType_t xPortIsInsideInterrupt( void )
- {
- uint32_t ulCurrentInterrupt;
- BaseType_t xReturn;
-
- __asm volatile ( "mrs %0, ipsr" : "=r" ( ulCurrentInterrupt )::"memory" );
- if( ulCurrentInterrupt == 0 )
- {
- xReturn = pdFALSE;
- }
- else
- {
- xReturn = pdTRUE;
- }
- return xReturn;
- }
|